Exploiting Clock Skew Scheduling for FPGA

被引:0
|
作者
Bae, Sungmin [1 ]
Mangalagiri, Prasanth [1 ]
Vijaykrishnan, N. [1 ]
机构
[1] Penn State Univ, CSE Dept, University Pk, PA 16801 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Clock skew scheduling (CSS) is an effective technique to optimize clock period of sequential designs. However, these techniques are not effective in the presence of certain design structural constraints that limit the CSS. In this paper, we present an analysis of several design structural constraints that affect the CSS and propose techniques to resolve these constraints. Furthermore, we propose a CSS FPGA architecture and a novel clock-period optimization (CPO) flow that tackles some of these constraints by exploiting the re-configurability of FPGAs. Experimental results demonstrate that the proposed FPGA architecture with the CPO flow achieved an average performance improvement of 24.4% which was an average performance improvement of 10.7% over the CPO flow without considering the constraints.
引用
收藏
页码:1524 / 1529
页数:6
相关论文
共 50 条
  • [41] Dual-Vth Leakage Reduction with Fast Clock Skew Scheduling Enhancement
    Tie, Meng
    Dong, Haiying
    Wang, Tong
    Cheng, Xu
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 520 - 525
  • [42] Yield-driven, false-path-aware clock skew scheduling
    Tsai, JL
    Baik, DH
    Chen, CCP
    Saluja, KK
    IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (03): : 214 - 222
  • [43] Fast multi-domain clock Skew scheduling for peak current reduction
    Huang, Shih-Hsu
    Chang, Chia-Ming
    Nieh, Yow-Tyng
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 254 - 259
  • [44] Clock Skew Estimate Modeling for FPGA High-level Synthesis and Its Application
    Fujiwara, Koichi
    Kawamura, Kazushi
    Yanagisawa, Masao
    Togawa, Nozomu
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [45] Multi-Domain Clock Skew Scheduling-Aware Register Placement to Optimize Clock Distribution Network
    MohammadZadeh, Naser
    Mirsaeedi, Minoo
    Jahanian, Ali
    Zamani, Morteza Saheb
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 833 - +
  • [46] CLOCK SKEW OPTIMIZATION
    FISHBURN, JP
    IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (07) : 945 - 951
  • [47] Demonstration of speed and power enhancements on an industrial circuit through application of clock skew scheduling
    Velenis, D
    Tang, KT
    Kourtev, IS
    Adler, V
    Baez, F
    Friedman, EG
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2002, 11 (03) : 231 - 245
  • [48] ExtensiveSlackBalance: an approach to make front-end tools aware of clock skew scheduling
    Wang, Kui
    Duan, Lian
    Cheng, Xu
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 951 - +
  • [49] A timing optimization method based on clock Skew scheduling and partitioning in a parallel computing environment
    Taskin, Baris
    Kourtev, Ivan S.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 486 - +
  • [50] Yield-Driven Clock Skew Scheduling for Arbitrary Distributions of Critical Path Delays
    Zhi, Yanling
    Luk, Wai-Shing
    Wang, Yi
    Yan, Changhao
    Zeng, Xuan
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (12) : 2172 - 2181