Test Generation for Designs with On-Chip Clock Generators

被引:4
|
作者
Lin, Xijiang [1 ]
Kassab, Mark [1 ]
机构
[1] Mentor Graph Corp, Wilsonville, OR 97068 USA
关键词
ATPG; clock control; on-chip clock generator;
D O I
10.1109/ATS.2009.46
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High performance designs often use the on-chip device PLLS for accurate test clock generation during testing The on-chip clock generator is designed in a programmable way to facilitate the test generation process and it in turn creates additional constraints for the automatic test pattern generation (ATPG) tool. This efficient and effective paper describes method to take the hardware restrictions originated from the on-chip clock generators into account in order to avoid generating clock sequences that cannot be produced by hardware. Experimental results on industrial designs show test pattern reduction and/or ATPG run tune reduction when compared with the test generation method that enumerates valid clock sequences explicitly and restricts the test generation within enumerated test sequences
引用
收藏
页码:411 / 417
页数:7
相关论文
共 50 条
  • [1] DESIGNING ON-CHIP CLOCK GENERATORS
    CHEN, DL
    IEEE CIRCUITS AND DEVICES MAGAZINE, 1992, 8 (04): : 32 - 36
  • [2] Logic design for on-chip test clock generation - Implementation details and impact on delay test quality
    Beck, M
    Barondeau, O
    Kaibel, M
    Poehl, F
    Lin, XJ
    Press, R
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 56 - 61
  • [3] An On-chip Clock Generation Circuit for Smart Catheters
    Brito, Diogo
    Silva, Joao
    Rodrigues, Goncalo
    Pinto, Antonio
    Fernandes, Jorge
    Rabuske, Taimur
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [4] On-Chip Power Generation Using Ultrathin Thermoelectric Generators
    Sullivan, Owen
    Gupta, Man Prakash
    Mukhopadhyay, Saibal
    Kumar, Satish
    JOURNAL OF ELECTRONIC PACKAGING, 2015, 137 (01)
  • [5] An on-chip frequency programmable test clock generation and application method for small delay defect detection
    Pei, Songwei
    Li, Huawei
    Jin, Song
    Liu, Jun
    Li, Xiaowei
    INTEGRATION-THE VLSI JOURNAL, 2015, 49 : 87 - 97
  • [6] An evolutionary approach to the design of on-chip pseudorandom test pattern generators
    Favalli, M
    Dalpasso, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 1122 - 1122
  • [7] An On-Chip Test Clock Control Scheme for Circuit Aging Monitoring
    Yi, Hyunbean
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (01) : 71 - 78
  • [8] An on-chip test clock control scheme for multi-clock at-speed testing
    Fan, Xiao-Xin
    Hu, Y. U.
    Wang, Laung-Terng
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 341 - +
  • [9] On-chip clock faults' detector
    Metra, C
    Favalli, M
    Di Francescantonio, S
    Riccò, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 555 - 564
  • [10] On-Chip Clock Faults' Detector
    C. Metra
    M. Favalli
    S. Di Francescantonio
    B. Riccò
    Journal of Electronic Testing, 2002, 18 : 555 - 564