A 6-Locking Cycles All-Digital Duty Cycle Corrector with Synchronous Input Clock

被引:2
|
作者
Kao, Shao-Ku [1 ,2 ]
机构
[1] Chang Gung Univ, Sch Elect & Comp Engn, Coll Engn, Dept Elect Engn, Taoyuan 330, Taiwan
[2] Chang Gung Univ, Sch Elect & Comp Engn, Coll Engn, Green Technol Res Ctr, Taoyuan 330, Taiwan
关键词
all digital; synchronization; fast locked; phase error; DCC; duty cycle; WIDE-RANGE; GENERATOR; DCC; DLL;
D O I
10.3390/electronics10070860
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes an all-digital duty cycle corrector with synchronous fast locking, and adopts a new quantization method to effectively produce a phase of 180 degrees or half delay of the input clock. By taking two adjacent rising edges input to two delay lines, the total delay time of the delay line is twice the other delay line. This circuit uses a 0.18 mu m CMOS process, and the overall chip area is 0.0613 mm(2), while the input clock frequency is 500 MHz to 1000 MHz, and the acceptable input clock duty cycle range is 20% to 80%. Measurement results show that the output clock duty cycle is 50% +/- 2.5% at a supply voltage of 1.8 V operating at 1000 MHz, the power consumed is 10.1 mW, with peak-to-peak jitter of 9.89 ps.
引用
收藏
页数:13
相关论文
共 49 条
  • [31] A 6-GHZ all all-digital pll for spread spectrum clock generators (SSCG)
    Su, Cheng-Dow
    Lee, Chieh-Wen
    Lee, Tai-Cheng
    Su, C.-D., 2012, Chinese Institute of Electrical Engineering (19): : 95 - 103
  • [32] An all-digital reused-SAR delay-locked loop with adjustable duty cycle
    Lin, Wei-Ming
    Liu, Shen-Luan
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 312 - +
  • [33] All-digital delay-locked loop/pulsewidth-control loop with adjustable duty cycles
    Wang, You-Jen
    Kao, Shao-Ku
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1262 - 1274
  • [34] An all-digital duty-cycle and phase-skew correction circuit for QDR DRAMs
    Cho, Jeong
    Min, Young-Jae
    IEICE ELECTRONICS EXPRESS, 2018, 15 (09):
  • [35] A 1.26mW/Gbps 8 Locking Cycles Versatile All-Digital CDR with TDC Combined DLL
    Urano, Yuki
    Yun, Won-Joo
    Kuroda, Tadahiro
    Ishikuro, Hiroki
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1576 - 1579
  • [36] Unified all-digital duty-cycle and phase correction circuit for QDR I/O interface
    Ha, J. C.
    Lim, J. H.
    Kim, Y. J.
    Jung, W. Y.
    Wee, J. K.
    ELECTRONICS LETTERS, 2008, 44 (22) : 1300 - 1301
  • [37] An all-digital CMOS duty cycle correction circuit with a duty-cycle correction range of 15-to-85% for multi-phase applications
    Nam, JJ
    Park, HJ
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04) : 773 - 777
  • [38] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop
    Akram, Muhammad Abrar
    Kim, Kyeong-Woo
    Bae, Jin-Hee
    Hwang, In-Chul
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (03) : 641 - 649
  • [39] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop
    Muhammad Abrar Akram
    Kyeong-Woo Kim
    Jin-Hee Bae
    In-Chul Hwang
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 641 - 649
  • [40] A 30 kHz-3 GHz Clock Duty-Cycle Corrector Circuit for CMOS Integrated Digital Electronic Systems
    Stanchieri, Guido Di Patrizio
    De Marcellis, Andrea
    Faccio, Marco
    Palange, Elia
    Aiello, Orazio
    2023 30TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM, MIXDES, 2023, : 73 - 78