共 49 条
- [31] A 6-GHZ all all-digital pll for spread spectrum clock generators (SSCG) Su, C.-D., 2012, Chinese Institute of Electrical Engineering (19): : 95 - 103
- [32] An all-digital reused-SAR delay-locked loop with adjustable duty cycle 2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 312 - +
- [34] An all-digital duty-cycle and phase-skew correction circuit for QDR DRAMs IEICE ELECTRONICS EXPRESS, 2018, 15 (09):
- [35] A 1.26mW/Gbps 8 Locking Cycles Versatile All-Digital CDR with TDC Combined DLL 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1576 - 1579
- [39] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop Analog Integrated Circuits and Signal Processing, 2019, 101 : 641 - 649
- [40] A 30 kHz-3 GHz Clock Duty-Cycle Corrector Circuit for CMOS Integrated Digital Electronic Systems 2023 30TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM, MIXDES, 2023, : 73 - 78