A 6-Locking Cycles All-Digital Duty Cycle Corrector with Synchronous Input Clock

被引:2
|
作者
Kao, Shao-Ku [1 ,2 ]
机构
[1] Chang Gung Univ, Sch Elect & Comp Engn, Coll Engn, Dept Elect Engn, Taoyuan 330, Taiwan
[2] Chang Gung Univ, Sch Elect & Comp Engn, Coll Engn, Green Technol Res Ctr, Taoyuan 330, Taiwan
关键词
all digital; synchronization; fast locked; phase error; DCC; duty cycle; WIDE-RANGE; GENERATOR; DCC; DLL;
D O I
10.3390/electronics10070860
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes an all-digital duty cycle corrector with synchronous fast locking, and adopts a new quantization method to effectively produce a phase of 180 degrees or half delay of the input clock. By taking two adjacent rising edges input to two delay lines, the total delay time of the delay line is twice the other delay line. This circuit uses a 0.18 mu m CMOS process, and the overall chip area is 0.0613 mm(2), while the input clock frequency is 500 MHz to 1000 MHz, and the acceptable input clock duty cycle range is 20% to 80%. Measurement results show that the output clock duty cycle is 50% +/- 2.5% at a supply voltage of 1.8 V operating at 1000 MHz, the power consumed is 10.1 mW, with peak-to-peak jitter of 9.89 ps.
引用
收藏
页数:13
相关论文
共 49 条
  • [41] A wide-range and fast-locking all-digital cycle-controlled delay-locked loop
    Chang, HH
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 661 - 670
  • [42] A low-jitter open-loop all-digital clock generator with 2 cycle lock-time
    Kim, Moo-Young
    Shin, Dongsuk
    Chae, Hyunsoo
    Ok, Sunghwa
    Kim, Chulwoo
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 369 - 372
  • [43] A Low-Jitter Open-Loop All-Digital Clock Generator With Two-Cycle Lock-Time
    Kim, Moo-Young
    Shin, Dongsuk
    Chae, Hyunsoo
    Kim, Chulwoo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (10) : 1461 - 1469
  • [44] All-Digital Integrated Variable-Frequency Variable-Duty-Cycle Modulator With Single-Element Resolution and Single-Cycle Convergence
    Urkin, Tom
    Peretz, Mor Mordechai
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2023, 11 (04) : 4270 - 4283
  • [45] A wide-range and fast-locking all-digital DLL with one-cycle dynamic synchronizing for in-cell touched LC display
    Hong, Zhen-Jie
    Lo, Yu-Lung
    Shen, Kuan-Yu
    Chen, Guan-Yu
    Li, Wei-Ju
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (01) : 133 - 146
  • [46] A wide-range and fast-locking all-digital DLL with one-cycle dynamic synchronizing for in-cell touched LC display
    Zhen-Jie Hong
    Yu-Lung Lo
    Kuan-Yu Shen
    Guan-Yu Chen
    Wei-Ju Li
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 133 - 146
  • [47] A 4-Cycle-Start-Up Reference-Clock-Less All-Digital Burst-Mode CDR based on Cycle-Lock Gated-Oscillator with Frequency Tracking
    Iizuka, Tetsuya
    Tohge, Norihito
    Miura, Satoshi
    Murakami, Yoshimichi
    Nakura, Toru
    Asada, Kunihiro
    ESSCIRC CONFERENCE 2016, 2016, : 301 - 304
  • [48] A Duty-Cycle-Distortion-Tolerant Half-Delay-Line Low-Power Fast-Lock-in All-Digital Delay-Locked Loop
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    Liu, Je-Ching
    Liu, Yu-Chia
    Wang, Yi-Ming
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) : 1036 - 1047
  • [49] A Low-Cost 0.00063-mm2, 0.44-pJ/b, 2-Gb/s All-Digital Fully Synthesizable CDR for Serial Links Using Single-Phase Input Clock
    Bal, Ankur
    Singh, Rupesh
    Kumari, Aradhana
    Dhanda, Vikas
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (10) : 4073 - 4077