A Novel CNTFET-Based Ternary Logic Gate Design

被引:104
|
作者
Lin, Sheng [1 ]
Kim, Yong-Bin [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CARBON NANOTUBES; DEVICE MODEL; FAMILY;
D O I
10.1109/MWSCAS.2009.5236063
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel design of ternary logic inverters using carbon nanotube FETs (CNTFETs). Multiple-valued logic (MVL) circuits have attracted substantial interest due to the capability of increasing information content per unit area. In the past extensive design techniques for MVL circuits (especially ternary logic inverters) have been proposed for implementation in CMOS technology. In CNTFET device, the threshold voltage of the transistor can be controlled by controlling the chirality vector (i.e. the diameter); in this paper this feature is exploited to design ternary logic inverters. New designs are proposed and compared with existing CNTFET-based designs. Extensive simulation results using SPICE demonstrate that power delay product is improved by 300% comparing to the conventional ternary gate design.
引用
收藏
页码:435 / 438
页数:4
相关论文
共 50 条
  • [21] CNTFET-Based Design of Dynamic Ternary Full Adder cell
    Murotiya, Sneh Lata
    Gupta, Anu
    Vasishth, Sparsh
    2014 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2014,
  • [22] CNTFET-Based Design of Ternary Multiplier using Only Multiplexers
    Jaber, Ramzi A.
    Haidar, Ali M.
    Kassem, Abdallah
    2020 32ND INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2020, : 87 - 90
  • [23] Design and process variation analysis of CNTFET-based ternary memory cells
    Cho, Geunho
    Lombardi, Fabrizio
    INTEGRATION-THE VLSI JOURNAL, 2016, 54 : 97 - 108
  • [24] Power Efficient CNTFET-Based Ternary Comparators
    Chauhan K.
    Bansal D.
    Journal of The Institution of Engineers (India): Series B, 2024, 105 (02) : 323 - 334
  • [25] Efficient design approaches to model CNTFET-based Ternary Schmitt Trigger circuits
    Sharma, Trapti
    Prashanth, Addagatla
    Bachu, Srinivas
    Sharma, Deepa
    Sahu, Anil Kumar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 173
  • [26] Design of CNTFET-based 2-bit ternary ALU for nanoelectronics
    Murotiya, Sneh Lata
    Gupta, Anu
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (09) : 1244 - 1257
  • [27] Efficient CNTFET-based design of quaternary logic gates and arithmetic circuits
    Ebrahimi, Seyyed Ashkan
    Reshadinezhad, Mohammad Reza
    Bohlooli, Ali
    Shahsavari, Mahyar
    MICROELECTRONICS JOURNAL, 2016, 53 : 156 - 166
  • [28] Design of CNTFET-based Ternary Ring and Up-Down Counter Cells
    Sharma, Trapti
    Sahu, Anil Kumar
    Shekhar, Himanshu
    Shakya, Hemlata
    IETE JOURNAL OF RESEARCH, 2024, 70 (05) : 5149 - 5161
  • [29] Reliability Estimation of CNTFET-based Combinational Logic Circuits
    Jahanirad, Hadi
    Hosseini, Mostafa
    2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020, : 55 - 59
  • [30] Design and analysis of a gate-all-around CNTFET-based SRAM cell
    Kumar, G. Saiphani
    Singh, Amandeep
    Raj, Balwinder
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (01) : 138 - 145