A Novel CNTFET-Based Ternary Logic Gate Design

被引:104
|
作者
Lin, Sheng [1 ]
Kim, Yong-Bin [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CARBON NANOTUBES; DEVICE MODEL; FAMILY;
D O I
10.1109/MWSCAS.2009.5236063
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel design of ternary logic inverters using carbon nanotube FETs (CNTFETs). Multiple-valued logic (MVL) circuits have attracted substantial interest due to the capability of increasing information content per unit area. In the past extensive design techniques for MVL circuits (especially ternary logic inverters) have been proposed for implementation in CMOS technology. In CNTFET device, the threshold voltage of the transistor can be controlled by controlling the chirality vector (i.e. the diameter); in this paper this feature is exploited to design ternary logic inverters. New designs are proposed and compared with existing CNTFET-based designs. Extensive simulation results using SPICE demonstrate that power delay product is improved by 300% comparing to the conventional ternary gate design.
引用
收藏
页码:435 / 438
页数:4
相关论文
共 50 条
  • [31] Power efficient designs of CNTFET-based ternary SRAM
    Gadgil, Sharvani
    Sandesh, Goli Naga
    Vudadha, Chetan
    MICROELECTRONICS JOURNAL, 2023, 139
  • [32] Design and analysis of a gate-all-around CNTFET-based SRAM cell
    G. Saiphani Kumar
    Amandeep Singh
    Balwinder Raj
    Journal of Computational Electronics, 2018, 17 : 138 - 145
  • [33] Design of CNTFET-Based Ternary ALU Using 2:1 Multiplexer Based Approach
    Gadgil, Sharvani
    Vudadha, Chetan
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 661 - 671
  • [34] CNTFET-Based Ternary Multiply-and-Accumulate Unit
    Mohammaden, Amr
    Fouda, Mohammed E.
    Alouani, Ihsen
    Said, Lobna A.
    Radwan, Ahmed G.
    ELECTRONICS, 2022, 11 (09)
  • [35] Efficient CNTFET-based Ternary Full Adder Cells for Nanoelectronics
    Mohammad Hossein Moaiyeri
    Reza Faghih Mirzaee
    Keivan Navi
    Omid Hashemipour
    Nano-Micro Letters, 2011, (01) : 43 - 50
  • [36] Implementation of Noise Effects on CNTFET-based NOT Gate in Verilog-A
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (06)
  • [37] CNTFET-Based Design of a High-Efficient Full Adder Using XOR Logic
    Hatefinasab, Seyedehsomayeh
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2016, 8 (04)
  • [38] Design of CNTFET-Based Electronic Circuits: A Review
    Marani R.
    Perri A.G.
    International Journal of Nanoscience, 2024, 23 (01)
  • [39] Efficient CNTFET-based Ternary Full Adder Cells for Nanoelectronics
    Mohammad Hossein Moaiyeri
    Reza Faghih Mirzaee
    Keivan Navi
    Omid Hashemipour
    Nano-Micro Letters, 2011, 3 (01) : 43 - 50
  • [40] Efficient CNTFET-based Ternary Full Adder Cells for Nanoelectronics
    Moaiyeri, Mohammad Hossein
    Mirzaee, Reza Faghih
    Navi, Keivan
    Hashemipour, Omid
    NANO-MICRO LETTERS, 2011, 3 (01) : 43 - 50