A Novel CNTFET-Based Ternary Logic Gate Design

被引:104
|
作者
Lin, Sheng [1 ]
Kim, Yong-Bin [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CARBON NANOTUBES; DEVICE MODEL; FAMILY;
D O I
10.1109/MWSCAS.2009.5236063
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel design of ternary logic inverters using carbon nanotube FETs (CNTFETs). Multiple-valued logic (MVL) circuits have attracted substantial interest due to the capability of increasing information content per unit area. In the past extensive design techniques for MVL circuits (especially ternary logic inverters) have been proposed for implementation in CMOS technology. In CNTFET device, the threshold voltage of the transistor can be controlled by controlling the chirality vector (i.e. the diameter); in this paper this feature is exploited to design ternary logic inverters. New designs are proposed and compared with existing CNTFET-based designs. Extensive simulation results using SPICE demonstrate that power delay product is improved by 300% comparing to the conventional ternary gate design.
引用
收藏
页码:435 / 438
页数:4
相关论文
共 50 条
  • [41] Efficient CNTFET-based Ternary Full Adder Cells for Nanoelectronics
    Mohammad Hossein Moaiyeri
    Reza Faghih Mirzaee
    Keivan Navi
    Omid Hashemipour
    Nano-Micro Letters, 2011, 3 : 43 - 50
  • [42] Design of Ternary Logic Circuits using CNTFET
    Prasad, Vikash
    Banerjee, Anirban
    Das, Debaprasad
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
  • [43] Effects of Temperature in CNTFET-Based Design of Analog Circuits
    Gelao, G.
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (02) : M16 - M21
  • [44] An efficient reliability estimation method for CNTFET-based logic circuits
    Jahanirad, Hadi
    Hosseini, Mostafa
    ETRI JOURNAL, 2021, 43 (04) : 728 - 745
  • [45] Design and performance analysis of wrap-gate CNTFET-based ring oscillators for IoT applications
    Qaleh Jooq, Mohammad Khaleqi
    Mir, Ali
    Mirzakuchaki, Sattar
    Farmani, Ali
    INTEGRATION-THE VLSI JOURNAL, 2020, 70 (70) : 116 - 125
  • [46] Physical Design of CNTFET-based Circuits for Yield Improvement
    Beste, Matthias
    Kiamehr, Saman
    Tahoori, Mehdi B.
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 65 - 68
  • [47] Effects of Temperature in CNTFET-Based Design of Digital Circuits
    Gelao, G.
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (03) : M41 - M48
  • [48] Design of a Ternary Logic Processor Using CNTFET Technology
    Gadgil, Sharvani
    Sandesh, Goli Naga
    Vudadha, Chetan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (09) : 5809 - 5833
  • [49] CNTFET-based design of multi-bit adder circuits
    Talebipour, Neda
    Keshavarzian, Peiman
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (05) : 805 - 820
  • [50] Energy-Efficient Exact and Approximate CNTFET-Based Ternary Full Adders
    Malik, Aiman
    Hussain, Md Shahbaz
    Hasan, Mohd.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (05) : 2982 - 3003