Efficient CNTFET-based Ternary Full Adder Cells for Nanoelectronics

被引:0
|
作者
Mohammad Hossein Moaiyeri
Reza Faghih Mirzaee
Keivan Navi
Omid Hashemipour
机构
[1] Shahid Beheshti University,Faculty of Electrical and Computer Engineering
[2] G. C.,Nanotechnology and Quantum Computing Lab.
[3] Shahid Beheshti University,undefined
[4] G. C.,undefined
来源
Nano-Micro Letters | 2011年 / 3卷
关键词
CNTFET; Multiple-Valued logic; Ternary logic; Ternary Full Adder; Multiple-; design;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents two new efficient ternary Full Adder cells for nanoelectronics. These CNTFET-based ternary Full Adders are designed based on the unique characteristics of the CNTFET device, such as the capability of setting the desired threshold voltages by adopting proper diameters for the nanotubes as well as the same carrier mobilities for the N-type and P-type devices. These characteristics of CNTFETs make them very suitable for designing high-performance multiple-Vth structures. The proposed structures reduce the number of the transistors considerably and have very high driving capability. The presented ternary Full Adders are simulated using Synopsys HSPICE with 32 nm CNTFET technology to evaluate their performance and to confirm their correct operation.
引用
收藏
页码:43 / 50
页数:7
相关论文
共 50 条
  • [1] Efficient CNTFET-based Ternary Full Adder Cells for Nanoelectronics
    Mohammad Hossein Moaiyeri
    Reza Faghih Mirzaee
    Keivan Navi
    Omid Hashemipour
    Nano-Micro Letters, 2011, (01) : 43 - 50
  • [2] Efficient CNTFET-based Ternary Full Adder Cells for Nanoelectronics
    Mohammad Hossein Moaiyeri
    Reza Faghih Mirzaee
    Keivan Navi
    Omid Hashemipour
    Nano-Micro Letters, 2011, 3 (01) : 43 - 50
  • [3] Efficient CNTFET-based Ternary Full Adder Cells for Nanoelectronics
    Moaiyeri, Mohammad Hossein
    Mirzaee, Reza Faghih
    Navi, Keivan
    Hashemipour, Omid
    NANO-MICRO LETTERS, 2011, 3 (01) : 43 - 50
  • [4] A Novel CNTFET-based Ternary Full Adder
    Peiman Keshavarzian
    Rahil Sarikhani
    Circuits, Systems, and Signal Processing, 2014, 33 : 665 - 679
  • [5] A Novel CNTFET-based Ternary Full Adder
    Keshavarzian, Peiman
    Sarikhani, Rahil
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (03) : 665 - 679
  • [6] CNTFET-Based Design of Dynamic Ternary Full Adder cell
    Murotiya, Sneh Lata
    Gupta, Anu
    Vasishth, Sparsh
    2014 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2014,
  • [7] CNTFET-Based Design of a High-Efficient Full Adder Using XOR Logic
    Hatefinasab, Seyedehsomayeh
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2016, 8 (04)
  • [8] An Applicable High-Efficient CNTFET-Based Full Adder Cell for Practical Environments
    Moradi, Mona
    Mirzaee, Reza Faghih
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 7 - 12
  • [9] Design of CNTFET-based 2-bit ternary ALU for nanoelectronics
    Murotiya, Sneh Lata
    Gupta, Anu
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (09) : 1244 - 1257
  • [10] Power Efficient CNTFET-Based Ternary Comparators
    Chauhan K.
    Bansal D.
    Journal of The Institution of Engineers (India): Series B, 2024, 105 (02) : 323 - 334