Design and process variation analysis of CNTFET-based ternary memory cells

被引:35
|
作者
Cho, Geunho [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, 360 Huntington Ave, Boston, MA 02115 USA
关键词
CNTFET; Ternary SRAM design; Process variation; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CIRCUIT PERFORMANCE; SRAM CELL; NANOTUBE; IMMUNE;
D O I
10.1016/j.vlsi.2016.02.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two novel ternary CNTFET-based SRAM cells are proposed in this paper. The first proposed CNTFET SRAM uses additional CNTFETs to sink the bit lines to ground; its operation is nearly independent of the ternary values. The second cell utilizes the traditional voltage controller (or supply) of a binary SRAM in a ternary SRAM; it consists of adding two CNTFETs to the first proposed cell. CNTFET features (such as sizing and density) and performance metrics (such as SNM and PDP) and write/read times are considered and assessed in detail. The impact of different features (such as chirality and CNT density) is also analyzed with respect to the operations of the memory cells. The effects of different process variations (such as lithography and density/number of CNTs) are extensively evaluated with respect to performance metrics. In nearly all cases, the proposed cells outperform existing CNTFET-based cells by showing a small standard deviation in the simulated memory circuits. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:97 / 108
页数:12
相关论文
共 50 条
  • [1] Design of CNTFET-Based Ternary Control Unit and Memory for a Ternary Processor
    Karthikeyan, S.
    Reddy, Chandra Karan M.
    Monica, Reena P.
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [2] CNTFET-Based Design of Ternary Arithmetic Modules
    Sharma, Trapti
    Kumre, Laxmi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (10) : 4640 - 4666
  • [3] CNTFET-Based Design of Ternary Arithmetic Modules
    Trapti Sharma
    Laxmi Kumre
    Circuits, Systems, and Signal Processing, 2019, 38 : 4640 - 4666
  • [4] CNTFET-based ternary address decoder design
    Mohammed, Rawan
    Fouda, Mohammed E.
    Alouani, Ihsen
    Said, Lobna A.
    Radwan, Ahmed G.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (10) : 3682 - 3691
  • [5] Design of CNTFET-Based Ternary and Quaternary Magnitude Comparator
    Anisha Paul
    Buddhadev Pradhan
    Circuits, Systems, and Signal Processing, 2023, 42 : 5634 - 5662
  • [6] Design of CNTFET-Based Ternary and Quaternary Magnitude Comparator
    Paul, Anisha
    Pradhan, Buddhadev
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (09) : 5634 - 5662
  • [7] A Novel CNTFET-Based Ternary Logic Gate Design
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 435 - 438
  • [8] Design of CNTFET-based Ternary Ring and Up-Down Counter Cells
    Sharma, Trapti
    Sahu, Anil Kumar
    Shekhar, Himanshu
    Shakya, Hemlata
    IETE JOURNAL OF RESEARCH, 2024, 70 (05) : 5149 - 5161
  • [9] Efficient CNTFET-based Ternary Full Adder Cells for Nanoelectronics
    Mohammad Hossein Moaiyeri
    Reza Faghih Mirzaee
    Keivan Navi
    Omid Hashemipour
    Nano-Micro Letters, 2011, (01) : 43 - 50
  • [10] CNTFET-Based Design of Dynamic Ternary Full Adder cell
    Murotiya, Sneh Lata
    Gupta, Anu
    Vasishth, Sparsh
    2014 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2014,