Design and process variation analysis of CNTFET-based ternary memory cells

被引:35
|
作者
Cho, Geunho [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, 360 Huntington Ave, Boston, MA 02115 USA
关键词
CNTFET; Ternary SRAM design; Process variation; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CIRCUIT PERFORMANCE; SRAM CELL; NANOTUBE; IMMUNE;
D O I
10.1016/j.vlsi.2016.02.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two novel ternary CNTFET-based SRAM cells are proposed in this paper. The first proposed CNTFET SRAM uses additional CNTFETs to sink the bit lines to ground; its operation is nearly independent of the ternary values. The second cell utilizes the traditional voltage controller (or supply) of a binary SRAM in a ternary SRAM; it consists of adding two CNTFETs to the first proposed cell. CNTFET features (such as sizing and density) and performance metrics (such as SNM and PDP) and write/read times are considered and assessed in detail. The impact of different features (such as chirality and CNT density) is also analyzed with respect to the operations of the memory cells. The effects of different process variations (such as lithography and density/number of CNTs) are extensively evaluated with respect to performance metrics. In nearly all cases, the proposed cells outperform existing CNTFET-based cells by showing a small standard deviation in the simulated memory circuits. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:97 / 108
页数:12
相关论文
共 50 条
  • [21] Efficient design approaches to model CNTFET-based Ternary Schmitt Trigger circuits
    Sharma, Trapti
    Prashanth, Addagatla
    Bachu, Srinivas
    Sharma, Deepa
    Sahu, Anil Kumar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 173
  • [22] Design of CNTFET-based 2-bit ternary ALU for nanoelectronics
    Murotiya, Sneh Lata
    Gupta, Anu
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (09) : 1244 - 1257
  • [23] CNTFET-based design of ternary logic gates with interchangeable standard positive and negative ternary output
    Paul, Anisha
    Pradhan, Buddhadev
    ENGINEERING RESEARCH EXPRESS, 2021, 3 (03):
  • [24] CNTFET-based logic circuit design
    O'Connor, I.
    Liu, J.
    Gaffiot, F.
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 46 - 51
  • [25] Power efficient designs of CNTFET-based ternary SRAM
    Gadgil, Sharvani
    Sandesh, Goli Naga
    Vudadha, Chetan
    MICROELECTRONICS JOURNAL, 2023, 139
  • [26] Design of CNTFET-Based Ternary ALU Using 2:1 Multiplexer Based Approach
    Gadgil, Sharvani
    Vudadha, Chetan
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 661 - 671
  • [27] CNTFET-Based Ternary Multiply-and-Accumulate Unit
    Mohammaden, Amr
    Fouda, Mohammed E.
    Alouani, Ihsen
    Said, Lobna A.
    Radwan, Ahmed G.
    ELECTRONICS, 2022, 11 (09)
  • [28] Design of CNTFET-based reconfigurable logic gate
    Liu, J.
    O'Connor, I.
    Navarro, D.
    Gaffiot, E.
    ELECTRONICS LETTERS, 2007, 43 (09) : 514 - 516
  • [29] Review-Critical Analysis of CNTFET-Based Electronic Circuits Design
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (05)
  • [30] Design of CNTFET-Based Electronic Circuits: A Review
    Marani R.
    Perri A.G.
    International Journal of Nanoscience, 2024, 23 (01)