Efficient design approaches to model CNTFET-based Ternary Schmitt Trigger circuits

被引:1
|
作者
Sharma, Trapti [1 ]
Prashanth, Addagatla [2 ]
Bachu, Srinivas [3 ]
Sharma, Deepa [4 ]
Sahu, Anil Kumar [3 ]
机构
[1] VIT Bhopal Univ, Sch Comp Sci & Engn, Sehore, India
[2] Inst Aeronaut Engn, Dept Elect & Commun Engn, Hyderabad, India
[3] Siddhartha Inst Technol & Sci, Dept Elect & Commun Engn, Narapally, Telangana, India
[4] Indian Inst Informat Technol, Dept Elect & Commun Engn, Bhopal, India
关键词
Carbon nano-tube field-effect transistor; Multiple-valued logic; Ternary logic; Schmitt trigger; Hysteresis; TRANSISTORS INCLUDING NONIDEALITIES; MULTIPLE-VALUED LOGIC; COMPACT SPICE MODEL; CARBON;
D O I
10.1016/j.aeue.2023.155031
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital computation using radix three offers the benefit of increased information density with less power consumption due to reduced interconnect complexity. Hence this brief presents two architectures for ternary Schmitt trigger designs that are implemented by combining shifting literals, ternary inverters and decoder equivalents using carbon nanotube technology. In the first proposed design, Schmitt trigger hysteresis curves are realized using shifting literals i.e. successor and predecessor cells. The second proposed design employs ternary inverters and a decoder equivalent of intermediate logic level for the implementation. The experimental analysis involves the simulations that are conducted using HSPICE and the standard Stanford CNTFET model. Simulation results confirm that the proposed ternary Schmitt trigger designs outperform in terms of power consumption and power delay product(PDP), showcasing the power reduction average of 75% and PDP reduction average of 79% respectively in comparison to recent counterparts. Moreover, Monte Carlo simulations are conducted to verify the robust operation of proposed designs and lesser deviations are observed in performance parameters towards process variations.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (02) : 217 - 225
  • [2] Power Efficient CNTFET-Based Ternary Comparators
    Chauhan K.
    Bansal D.
    Journal of The Institution of Engineers (India): Series B, 2024, 105 (02) : 323 - 334
  • [3] CNTFET-Based Design of Ternary Arithmetic Modules
    Sharma, Trapti
    Kumre, Laxmi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (10) : 4640 - 4666
  • [4] CNTFET-Based Design of Ternary Arithmetic Modules
    Trapti Sharma
    Laxmi Kumre
    Circuits, Systems, and Signal Processing, 2019, 38 : 4640 - 4666
  • [5] CNTFET-based ternary address decoder design
    Mohammed, Rawan
    Fouda, Mohammed E.
    Alouani, Ihsen
    Said, Lobna A.
    Radwan, Ahmed G.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (10) : 3682 - 3691
  • [6] Design of CNTFET-Based Electronic Circuits: A Review
    Marani R.
    Perri A.G.
    International Journal of Nanoscience, 2024, 23 (01)
  • [7] Efficient CNTFET-based design of quaternary logic gates and arithmetic circuits
    Ebrahimi, Seyyed Ashkan
    Reshadinezhad, Mohammad Reza
    Bohlooli, Ali
    Shahsavari, Mahyar
    MICROELECTRONICS JOURNAL, 2016, 53 : 156 - 166
  • [8] Power efficient designs of CNTFET-based ternary SRAM
    Gadgil, Sharvani
    Sandesh, Goli Naga
    Vudadha, Chetan
    MICROELECTRONICS JOURNAL, 2023, 139
  • [9] Effects of Temperature in CNTFET-Based Design of Analog Circuits
    Gelao, G.
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (02) : M16 - M21
  • [10] Design of CNTFET-Based Ternary and Quaternary Magnitude Comparator
    Anisha Paul
    Buddhadev Pradhan
    Circuits, Systems, and Signal Processing, 2023, 42 : 5634 - 5662