Efficient design approaches to model CNTFET-based Ternary Schmitt Trigger circuits

被引:1
|
作者
Sharma, Trapti [1 ]
Prashanth, Addagatla [2 ]
Bachu, Srinivas [3 ]
Sharma, Deepa [4 ]
Sahu, Anil Kumar [3 ]
机构
[1] VIT Bhopal Univ, Sch Comp Sci & Engn, Sehore, India
[2] Inst Aeronaut Engn, Dept Elect & Commun Engn, Hyderabad, India
[3] Siddhartha Inst Technol & Sci, Dept Elect & Commun Engn, Narapally, Telangana, India
[4] Indian Inst Informat Technol, Dept Elect & Commun Engn, Bhopal, India
关键词
Carbon nano-tube field-effect transistor; Multiple-valued logic; Ternary logic; Schmitt trigger; Hysteresis; TRANSISTORS INCLUDING NONIDEALITIES; MULTIPLE-VALUED LOGIC; COMPACT SPICE MODEL; CARBON;
D O I
10.1016/j.aeue.2023.155031
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital computation using radix three offers the benefit of increased information density with less power consumption due to reduced interconnect complexity. Hence this brief presents two architectures for ternary Schmitt trigger designs that are implemented by combining shifting literals, ternary inverters and decoder equivalents using carbon nanotube technology. In the first proposed design, Schmitt trigger hysteresis curves are realized using shifting literals i.e. successor and predecessor cells. The second proposed design employs ternary inverters and a decoder equivalent of intermediate logic level for the implementation. The experimental analysis involves the simulations that are conducted using HSPICE and the standard Stanford CNTFET model. Simulation results confirm that the proposed ternary Schmitt trigger designs outperform in terms of power consumption and power delay product(PDP), showcasing the power reduction average of 75% and PDP reduction average of 79% respectively in comparison to recent counterparts. Moreover, Monte Carlo simulations are conducted to verify the robust operation of proposed designs and lesser deviations are observed in performance parameters towards process variations.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Reliability Estimation of CNTFET-based Combinational Logic Circuits
    Jahanirad, Hadi
    Hosseini, Mostafa
    2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020, : 55 - 59
  • [42] CNTFET-based logic circuit design
    O'Connor, I.
    Liu, J.
    Gaffiot, F.
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 46 - 51
  • [43] Design of CNTFET-based Ternary Ring and Up-Down Counter Cells
    Sharma, Trapti
    Sahu, Anil Kumar
    Shekhar, Himanshu
    Shakya, Hemlata
    IETE JOURNAL OF RESEARCH, 2024, 70 (05) : 5149 - 5161
  • [44] Design of CNTFET-Based Ternary ALU Using 2:1 Multiplexer Based Approach
    Gadgil, Sharvani
    Vudadha, Chetan
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 661 - 671
  • [45] CNTFET-Based Ternary Multiply-and-Accumulate Unit
    Mohammaden, Amr
    Fouda, Mohammed E.
    Alouani, Ihsen
    Said, Lobna A.
    Radwan, Ahmed G.
    ELECTRONICS, 2022, 11 (09)
  • [46] A design of ternary Schmitt trigger circuit
    Angkaew, K
    Wisetphanichkij, S
    Dejhan, K
    Cheevasuvit, F
    Junnapiya, S
    Soonyeekan, C
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 282 - 285
  • [47] SIMPLIFIED DESIGN OF SCHMITT TRIGGER CIRCUITS
    MARSHMAN, GE
    WIRELESS WORLD, 1968, 74 (1396): : 375 - +
  • [48] Design of CNTFET-based reconfigurable logic gate
    Liu, J.
    O'Connor, I.
    Navarro, D.
    Gaffiot, E.
    ELECTRONICS LETTERS, 2007, 43 (09) : 514 - 516
  • [49] Review - Performance Evaluation of CNTFET-Based Analog Circuits: A Review
    Marani R.
    Perri A.G.
    ECS Journal of Solid State Science and Technology, 2020, 9 (06)
  • [50] Design of Ternary Logic Circuits using CNTFET
    Prasad, Vikash
    Banerjee, Anirban
    Das, Debaprasad
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,