Review - Performance Evaluation of CNTFET-Based Analog Circuits: A Review

被引:2
|
作者
Marani R. [1 ]
Perri A.G. [2 ]
机构
[1] National Research Council of Italy (CNR), Institute of Intelligent Industrial Technologies and Systems for Advanced Manufacturing (STIIMA), Bari
[2] Electronic Devices Laboratory, Department of Electrical and Information Engineering, Polytechnic University of Bari, Bari
关键词
40;
D O I
10.1149/2162-8777/aba67d
中图分类号
学科分类号
摘要
In this paper we review a procedure to evaluate the performance of typical analog circuits based on CNTFET, both in SPICE, using ABM library, and in Verilog-A, using a semi-empirical compact model for CNTFETs already proposed by us. The obtained results, with reference to a design of a phase shift oscillator, are the same in static simulations and comparable in dynamic simulations. However using Verilog-A the simulation run time is much shorter and the software is much more concise and clear than schemes using ABM blocks in SPICE. At last we review the procedure for the design of basic and cascode current mirror both in CNTFET and MOS technology. For every simulation we evaluate parameters of merit in order to show the differences between CNTFET and MOS technology. © 2020 The Electrochemical Society ("ECS"). Published on behalf of ECS by IOP Publishing Limited.
引用
收藏
相关论文
共 50 条
  • [1] Performance Evaluation of CNTFET-Based Digital Circuits: A Review
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2020, 9 (05)
  • [2] Design of CNTFET-Based Electronic Circuits: A Review
    Marani R.
    Perri A.G.
    International Journal of Nanoscience, 2024, 23 (01)
  • [3] Effects of Temperature in CNTFET-Based Design of Analog Circuits
    Gelao, G.
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (02) : M16 - M21
  • [4] Impact of Technology on CNTFET-Based Circuits Performance
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2020, 9 (05)
  • [5] Review-Critical Analysis of CNTFET-Based Electronic Circuits Design
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (05)
  • [6] Review-Thermal Effects in the Design of CNTFET-Based Digital Circuits
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (04)
  • [7] Reliability Estimation of CNTFET-based Combinational Logic Circuits
    Jahanirad, Hadi
    Hosseini, Mostafa
    2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020, : 55 - 59
  • [8] Physical Design of CNTFET-based Circuits for Yield Improvement
    Beste, Matthias
    Kiamehr, Saman
    Tahoori, Mehdi B.
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 65 - 68
  • [9] Effects of Temperature in CNTFET-Based Design of Digital Circuits
    Gelao, G.
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (03) : M41 - M48
  • [10] CNTFET-based design of multi-bit adder circuits
    Talebipour, Neda
    Keshavarzian, Peiman
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (05) : 805 - 820