Design and process variation analysis of CNTFET-based ternary memory cells

被引:35
|
作者
Cho, Geunho [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, 360 Huntington Ave, Boston, MA 02115 USA
关键词
CNTFET; Ternary SRAM design; Process variation; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CIRCUIT PERFORMANCE; SRAM CELL; NANOTUBE; IMMUNE;
D O I
10.1016/j.vlsi.2016.02.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two novel ternary CNTFET-based SRAM cells are proposed in this paper. The first proposed CNTFET SRAM uses additional CNTFETs to sink the bit lines to ground; its operation is nearly independent of the ternary values. The second cell utilizes the traditional voltage controller (or supply) of a binary SRAM in a ternary SRAM; it consists of adding two CNTFETs to the first proposed cell. CNTFET features (such as sizing and density) and performance metrics (such as SNM and PDP) and write/read times are considered and assessed in detail. The impact of different features (such as chirality and CNT density) is also analyzed with respect to the operations of the memory cells. The effects of different process variations (such as lithography and density/number of CNTs) are extensively evaluated with respect to performance metrics. In nearly all cases, the proposed cells outperform existing CNTFET-based cells by showing a small standard deviation in the simulated memory circuits. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:97 / 108
页数:12
相关论文
共 50 条
  • [41] Design and analysis of a gate-all-around CNTFET-based SRAM cell
    G. Saiphani Kumar
    Amandeep Singh
    Balwinder Raj
    Journal of Computational Electronics, 2018, 17 : 138 - 145
  • [42] CNTFET-based design of multi-bit adder circuits
    Talebipour, Neda
    Keshavarzian, Peiman
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (05) : 805 - 820
  • [43] Energy-Efficient Exact and Approximate CNTFET-Based Ternary Full Adders
    Malik, Aiman
    Hussain, Md Shahbaz
    Hasan, Mohd.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (05) : 2982 - 3003
  • [44] Low power CNTFET-based ternary multiplier for digital signal processing applications
    Chauhan, Katyayani
    Bansal, Deepika
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (01):
  • [45] Techniques to Improve the Performance in the CNTFET-Based Analogue Circuit Design
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2020, 9 (03)
  • [46] CNTFET-Based Design of Current Mirror in Comparison with MOS Technology
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2017, 6 (05) : M60 - M68
  • [47] Layout-aware Delay Variation Optimization for CNTFET-based Circuits
    Beste, Matthias
    Kiamehr, Saman
    Tahoori, Mehdi B.
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 393 - 398
  • [48] Energy-Efficient Exact and Approximate CNTFET-Based Ternary Full Adders
    Aiman Malik
    Md Shahbaz Hussain
    Mohd. Hasan
    Circuits, Systems, and Signal Processing, 2024, 43 : 2982 - 3003
  • [49] CNTFET Based Design of Content Addressable Memory Cells
    Murotiya, Sneh Lata
    Gupta, Anu
    2013 4TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER & COMMUNICATION TECHNOLOGY (ICCCT), 2013, : 1 - 4
  • [50] Design of a CNTFET-Based SRAM Cell by Dual-Chirality Selection
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (01) : 30 - 37