Novel architecture for on-chip AC characterization of I/Os

被引:0
|
作者
Vijayaraghavan, N. [1 ]
Singh, Balwant [1 ]
Singh, Saurabh [1 ]
Srivastava, Vishal [1 ]
机构
[1] ST Microelect Pvt Ltd, Greater Noida, India
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In nanometer technologies, the testing of I/O timing parameters is becoming more difficult and critical due to process complexities, thereby requiring the use of increasingly expensive test equipment and test time. To analyze the impact of process spread and to minimize the cost involved in characterization of I/O pin AC parameters, we present a comprehensive test system STIOBISC for on-chip measurement of I/O pin AC parameters such as Propagation Delay, Voltage Rise/Fall times and Maximum Operating Frequency with corresponding Duty Cycle variation. The proposed design gives the test engineer freedom to do complete testing on-chip on a large number of samples, with few opcodes using an inexpensive tester in a much shorter duration.
引用
收藏
页码:935 / +
页数:2
相关论文
共 50 条
  • [21] Characterization of nonlinear on-chip capacitors
    Sutory, Tomas
    Kolka, Zdenik
    2007 17TH INTERNATIONAL CONFERENCE RADIOELEKTRONIKA, VOLS 1 AND 2, 2007, : 116 - +
  • [22] Modeling and characterization of on-chip transformers
    Mohan, SS
    Yue, CP
    Hershenson, MD
    Wong, SS
    Lee, TH
    INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 531 - 534
  • [23] A simplicial CNN architecture for on-chip image processing
    Mandolesi, PS
    Julian, P
    Andreou, AG
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 29 - 32
  • [24] Architecture of the on-chip debug module for a multiprocessor system
    Zhang, Kexin
    Yu, Jian
    CIVIL, ARCHITECTURE AND ENVIRONMENTAL ENGINEERING, VOLS 1 AND 2, 2017, : 1505 - 1509
  • [25] A RAM ARCHITECTURE FOR CONCURRENT ACCESS AND ON-CHIP TESTING
    LIU, JC
    SHIN, KG
    IEEE TRANSACTIONS ON COMPUTERS, 1991, 40 (10) : 1153 - 1159
  • [26] An analyzable on-chip network architecture for embedded systems
    Luedtke, Daniel
    Tutsch, Dietmar
    Hommel, Guenter
    EMBEDDED SYSTEMS - MODELING, TECHNOLOGY AND APPLICATIONS, PROCEEDINGS, 2006, : 63 - +
  • [27] Unified On-chip Memory Allocation for SIMT Architecture
    Hayes, Ari B.
    Zhang, Eddy Z.
    PROCEEDINGS OF THE 28TH ACM INTERNATIONAL CONFERENCE ON SUPERCOMPUTING, (ICS'14), 2014, : 293 - 302
  • [28] The Y architecture for on-chip interconnect: Analysis and methodology
    Chen, HY
    Cheng, CK
    Kahng, AB
    Mandoiu, II
    Wang, QK
    Yao, B
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (04) : 588 - 599
  • [29] A complete strategy for testing an on-chip multiprocessor architecture
    Aktouf, C
    IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (01): : 18 - 28
  • [30] Designing High Bandwidth On-Chip Caches Architecture
    Computer Architecture News, 25 (02):