Novel architecture for on-chip AC characterization of I/Os

被引:0
|
作者
Vijayaraghavan, N. [1 ]
Singh, Balwant [1 ]
Singh, Saurabh [1 ]
Srivastava, Vishal [1 ]
机构
[1] ST Microelect Pvt Ltd, Greater Noida, India
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In nanometer technologies, the testing of I/O timing parameters is becoming more difficult and critical due to process complexities, thereby requiring the use of increasingly expensive test equipment and test time. To analyze the impact of process spread and to minimize the cost involved in characterization of I/O pin AC parameters, we present a comprehensive test system STIOBISC for on-chip measurement of I/O pin AC parameters such as Propagation Delay, Voltage Rise/Fall times and Maximum Operating Frequency with corresponding Duty Cycle variation. The proposed design gives the test engineer freedom to do complete testing on-chip on a large number of samples, with few opcodes using an inexpensive tester in a much shorter duration.
引用
收藏
页码:935 / +
页数:2
相关论文
共 50 条
  • [41] Development and characterization of on-chip biopolymer membranes
    Mohamed, H
    Russo, AP
    Szarowski, DH
    McDonnell, E
    Lepak, LA
    Spencer, MG
    Martin, DL
    Caggana, M
    Turner, JN
    JOURNAL OF CHROMATOGRAPHY A, 2006, 1111 (02) : 214 - 219
  • [42] Experimental electrical characterization of on-chip interconnects
    Biswas, B
    Glasser, A
    Lipa, S
    Steer, M
    Franzon, P
    Griffis, D
    Russell, P
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 1997, : 57 - 59
  • [43] A NOVEL ON-CHIP MICROMANIPULATION METHOD USING A MICROBUBBLE FOR SINGLE CELL MANIPULATION AND CHARACTERIZATION
    Shin, Jae Hun
    Lee, Young Rang
    Park, Il Song
    Chung, Sang Kug
    2014 IEEE 27TH INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS (MEMS), 2014, : 901 - 904
  • [44] A novel model for on-chip heat dissipation
    Chiueh, H
    Draper, J
    Luh, L
    Choma, J
    APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 779 - 782
  • [45] Novel On-Chip Sine Wave Generator
    Bohrn, Marek
    Fujcik, Lukas
    Vrba, Radimir
    2011 34TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2011, : 505 - 508
  • [46] Spidergon: a novel on-chip communication network
    Coppola, M
    Locatelli, R
    Maruccia, G
    Pieralisi, L
    Scandurra, A
    2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 15 - 15
  • [47] THE CACHE DRAM ARCHITECTURE - A DRAM WITH AN ON-CHIP CACHE MEMORY
    HIDAKA, H
    MATSUDA, Y
    ASAKURA, M
    FUJISHIMA, K
    IEEE MICRO, 1990, 10 (02) : 14 - 25
  • [48] On-Chip Architecture for Self-Homodyned Nonclassical Light
    Fischer, Kevin A.
    Kelaita, Yousif A.
    Sapra, Neil V.
    Dory, Constantin
    Lagoudakis, Konstantinos G.
    Mueller, Kai
    Vuckovic, Jelena
    PHYSICAL REVIEW APPLIED, 2017, 7 (04):
  • [49] A Power-Efficient Architecture for On-Chip Reservoir Computing
    Sackesyn, Stijn
    Ma, Chonghuai
    Katumba, Andrew
    Dambre, Joni
    Bienstman, Peter
    ARTIFICIAL NEURAL NETWORKS AND MACHINE LEARNING - ICANN 2019: WORKSHOP AND SPECIAL SESSIONS, 2019, 11731 : 161 - 164
  • [50] Quarc: a High-Efficiency Network on-Chip Architecture
    Moadeli, Mahmoud
    Maji, Partha
    Vanderbauwhede, Wim
    2009 INTERNATIONAL CONFERENCE ON ADVANCED INFORMATION NETWORKING AND APPLICATIONS, 2009, : 98 - +