A Transmission Gate Flip-Flop Based on Dual-Threshold CMOS Techniques

被引:3
|
作者
Li, Linfeng [1 ]
Hu, Jianping [1 ]
机构
[1] Ningbo Univ, Fac Informat Sci & Technol, Ningbo 315211, Zhejiang, Peoples R China
关键词
D O I
10.1109/MWSCAS.2009.5236037
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In present CMOS circuits, the power dissipation caused by leakage current cannot be neglected anymore. An effective way to reduce the leakage power is dual-threshold techniques. Low-threshold transistors are assigned to critical paths of the circuits to enhance the performance, while high-threshold transistors are assigned to non-critical paths to reduce the leakage current. This paper proposes a new transmission gate flip-flop based on dual-threshold CMOS technique to reduce its leakage power. Simulation results show that the proposed transmission gate dual-threshold flip-flop saves 20-30% power and 40-50% leakage power compared with the single-threshold transmission gate one and gate-length biasing one, respectively. The proposed flip-flop is an excellent candidate for low-power VLSI designs in deep sub-micro ICs.
引用
收藏
页码:539 / 542
页数:4
相关论文
共 50 条
  • [1] Design of CMOS based D Flip-Flop with Different Low Power Techniques
    Bhardwaj, Aman
    Chauhan, Vedang
    Kumar, Manoj
    [J]. 2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 834 - 839
  • [2] A new flip-flop gate based on floating gates
    Sinencio, LFC
    Sanchez, AD
    Angulo, JR
    [J]. 2004 1st International Conference on Electrical and Electronics Engineering (ICEEE), 2004, : 219 - 221
  • [3] METASTABILITY OF CMOS LATCH FLIP-FLOP
    KIM, LS
    DUTTON, RW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (04) : 942 - 951
  • [4] METASTABILITY OF CMOS LATCH FLIP-FLOP
    KIM, LS
    CLINE, R
    DUTTON, R
    [J]. PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 781 - 784
  • [5] OPERATING A LOGIC GATE AS A FLIP-FLOP
    WILKE, W
    [J]. ELECTRONICS, 1974, 47 (06): : 120 - 121
  • [6] Low Power Conditional Pulse Control with Transmission Gate Flip-Flop
    Berwal, Deepak
    Kumar, Ashish
    Kumar, Yogendera
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION & AUTOMATION (ICCCA), 2015, : 1358 - 1362
  • [7] Design and experimental results of a cmos flip-flop featuring embedded threshold logic
    Padure, M
    Cotofana, S
    Vassiliadis, S
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 253 - 256
  • [8] METASTABILITY OF CMOS LATCH FLIP-FLOP - REPLY
    DUTTON, RW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (01) : 131 - 132
  • [9] METASTABILITY OF CMOS LATCH/FLIP-FLOP - COMMENT
    ROSENBERGER, FU
    MOLNAR, CE
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (01) : 128 - 130
  • [10] A 1860kG CMOS gate array with GTL input flip-flop circuits
    Tomobe, K
    Takahashi, T
    Kawashima, M
    Sonobe, Y
    Kiyuna, T
    Yamamoto, S
    [J]. PROCEEDINGS OF THE IEEE 1996 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1996, : 61 - 64