Low Power Conditional Pulse Control with Transmission Gate Flip-Flop

被引:0
|
作者
Berwal, Deepak [1 ]
Kumar, Ashish [1 ]
Kumar, Yogendera [1 ]
机构
[1] Galgotias Univ, VLSI Div, Sch Elect Elect & Commun Engn, Plot 2,Sect 17-A, Greater Noida 201301, UP, India
关键词
Flip-Flops; transmission gate; conditional pulse; low power; HIGH-PERFORMANCE; DESIGN;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In the present work, Low Power Conditional Pulse Control with Transmission Gate Flip-Flop (CPCTG-FF) design based on signal feed through scheme is proposed. The proposed design removes the long discharging path problem with intermediate nodes using the pulse generation control logic with transmission gate (which facilitates a faster discharge operation). Transmission gate and a NMOS are used to control the input data and clock circuit to reduce the power dissipation along the critical path. As a result, very low power dissipation occurs when there is no switching. T-Spice (Tanner 14.1) is used for the simulation purposes. All simulation results are based on using CMOS 90-nm technology at 500MHz clock frequency. Its maximum power saving compared to conditional pulse enhancement scheme flip-flop [1] is up to 16.84% and compared to signal feed through scheme designs [2] is up to 37.19%.
引用
收藏
页码:1358 / 1362
页数:5
相关论文
共 50 条
  • [1] Low power pulsed flip-flop with clock gating and conditional pulse enhancement
    John, Kuruvilla
    Kumar, R. S. Vinod
    Kumar, S. S.
    INTERNATIONAL JOURNAL OF AUTOMATION AND CONTROL, 2021, 15 (02) : 259 - 274
  • [2] DESIGN OF LOW POWER DIFFERENTIAL CONDITIONAL CAPTURING FLIP-FLOP
    Kasiselvanathan, M.
    Saranya, P.
    Lakshmi, A. Seetha
    Sivasakthi, S.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 233 - 236
  • [3] Design of a Low-Power Pulse-Triggered Flip-Flop with Conditional Clock Technique
    Xiang, Guang-Ping
    Shen, Ji-Zhong
    Wu, Xue-Xiang
    Geng, Liang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 121 - 124
  • [4] A low clock load conditional flip-flop
    Hansson, M
    Alvandpour, A
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 169 - 170
  • [5] A Novel Modified Low Power Pulse Triggered Flip-Flop
    Samal, Lopamudra
    Sahoo, Sauvagya Ranjan
    Samal, Chiranjibi
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2017, : 482 - 488
  • [6] Low-Power Pulse-Triggered Flip-Flop Design With Conditional Pulse-Enhancement Scheme
    Hwang, Yin-Tsung
    Lin, Jin-Fa
    Sheu, Ming-Hwa
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 361 - 366
  • [7] High-performance and low-power conditional discharge flip-flop
    Zhao, PY
    Dakwish, TK
    Bayoumi, MA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 477 - 484
  • [8] Conditional-capture flip-flop for statistical power reduction
    Kong, BS
    Kim, SS
    Jun, YH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) : 1263 - 1271
  • [9] A low stanby power flip-flop with reduced circuit and control complexity
    Clark, Lawrence T.
    Kabir, Mohammed
    Knudsen, Jonathan E.
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 571 - 574
  • [10] OPERATING A LOGIC GATE AS A FLIP-FLOP
    WILKE, W
    ELECTRONICS, 1974, 47 (06): : 120 - 121