Low Power Conditional Pulse Control with Transmission Gate Flip-Flop

被引:0
|
作者
Berwal, Deepak [1 ]
Kumar, Ashish [1 ]
Kumar, Yogendera [1 ]
机构
[1] Galgotias Univ, VLSI Div, Sch Elect Elect & Commun Engn, Plot 2,Sect 17-A, Greater Noida 201301, UP, India
关键词
Flip-Flops; transmission gate; conditional pulse; low power; HIGH-PERFORMANCE; DESIGN;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In the present work, Low Power Conditional Pulse Control with Transmission Gate Flip-Flop (CPCTG-FF) design based on signal feed through scheme is proposed. The proposed design removes the long discharging path problem with intermediate nodes using the pulse generation control logic with transmission gate (which facilitates a faster discharge operation). Transmission gate and a NMOS are used to control the input data and clock circuit to reduce the power dissipation along the critical path. As a result, very low power dissipation occurs when there is no switching. T-Spice (Tanner 14.1) is used for the simulation purposes. All simulation results are based on using CMOS 90-nm technology at 500MHz clock frequency. Its maximum power saving compared to conditional pulse enhancement scheme flip-flop [1] is up to 16.84% and compared to signal feed through scheme designs [2] is up to 37.19%.
引用
收藏
页码:1358 / 1362
页数:5
相关论文
共 50 条
  • [31] Flip-flop Mediated Conditional Gene Inactivation in Drosophila
    Manivannan, Sathiya N.
    Pandey, Priyanka
    Nagarkar-Jaiswal, Sonal
    BIO-PROTOCOL, 2019, 9 (03):
  • [32] A new flip-flop gate based on floating gates
    Sinencio, LFC
    Sanchez, AD
    Angulo, JR
    2004 1st International Conference on Electrical and Electronics Engineering (ICEEE), 2004, : 219 - 221
  • [33] Simplified Flip-Flop Gate Model for EEMI Injection
    Valbuena, Luis
    Heileman, Gregory L.
    Hemmady, Sameer
    Schamiloglu, Edl
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON ELECTROMAGNETICS IN ADVANCED APPLICATIONS (ICEAA), 2019, : 845 - 850
  • [34] Design and Analysis of High-Performance and Low-Power Quaternary Latch, Quaternary D Flip-Flop and XY Flip-Flop
    Shadwani, Mayank
    Bansal, Urvashi
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2022, 60 (12) : 1004 - 1015
  • [35] Low clock-swing conditional-precharge flip-flop for more than 30% power reduction
    Zhang, Y
    Yang, HZ
    Wang, H
    ELECTRONICS LETTERS, 2000, 36 (09) : 785 - 786
  • [36] Low power low leakage Clock Gated Static Pulsed Flip-Flop
    Seyedi, A. S.
    Rasouli, S. H.
    Amirabadi, A.
    Afzali-Kusha, A.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3658 - +
  • [37] Low-power pulse-triggered flip-flop design using gated pull-up control scheme
    Lin, J. -F.
    ELECTRONICS LETTERS, 2011, 47 (24) : 1312 - 1313
  • [38] A high-speed low-power D flip-flop
    Chandrasekaran, R
    Lian, Y
    Rana, RS
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 152 - 155
  • [39] Novel Low-Complexity and Low-Power Flip-Flop Design
    Lin, Jin-Fa
    Hong, Zheng-Jie
    Tsai, Chang-Ming
    Wu, Bo-Cheng
    Yu, Shao-Wei
    ELECTRONICS, 2020, 9 (05)
  • [40] Design and Implementation of Embedded Logic Flip-Flop for Low Power Applications
    Sudheer, A.
    Ravindran, Ajith
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES, ICICT 2014, 2015, 46 : 1393 - 1400