共 50 条
- [1] A Novel Design of Low-Power Double Edge-Triggered Flip-Flop [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 947 - 955
- [2] A Novel Flip-Flop Design for Low Power Clocking System [J]. 2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 627 - 631
- [3] Design of low-power double-edge triggered flip-flop [J]. 2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
- [4] Low Complexity and Low Power Sense-Amplifier Based Flip-Flop Design [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2019, E102C (11): : 833 - 838
- [5] FGMOS flip-flop for low-power signal processing [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (12) : 1683 - 1689
- [6] A scan Flip-Flop for low-power scan operation [J]. 2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 439 - +
- [7] An ultra low-power output feedback flip-flop [J]. PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 341 - 344
- [8] A novel low power flip-flop design using footless scheme [J]. Analog Integrated Circuits and Signal Processing, 2018, 97 : 365 - 370
- [9] Design of a fully-static differential low-power CMOS flip-flop [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 331 - 333