Novel Low-Complexity and Low-Power Flip-Flop Design

被引:4
|
作者
Lin, Jin-Fa [1 ]
Hong, Zheng-Jie [1 ]
Tsai, Chang-Ming [1 ]
Wu, Bo-Cheng [1 ]
Yu, Shao-Wei [1 ]
机构
[1] Chaoyang Univ Technol, Dept Informat & Commun, Taichung 41349, Taiwan
来源
ELECTRONICS | 2020年 / 9卷 / 05期
关键词
low power; flip-flop; pass transistor logic; Internet of Things; DELAY-AREA DOMAIN; HIGH-PERFORMANCE; INTERNET; THINGS; LOGIC;
D O I
10.3390/electronics9050783
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a compact and low-power true single-phase flip-flop (FF) design with fully static operations is presented. The design is developed by using various circuit-reduction schemes and features a hybrid logic style employing both pass transistor logic (PTL) and static complementary metal-oxide semiconductor (CMOS) logic to reduce circuit complexity. These circuit optimization measures pay off in various aspects, including smaller clock-to-Q (CQ) delay, lower average power, lower leakage power, and smaller layout area; and the transistor-count is only 17. Fabricated in TSMC 180 nm CMOS technology, it reduces by over 29% the chip area compared to the conventional transmission gate FF (TGFF). To further show digital circuit/system level advantages, a multi-mode shift register has been realized. Experimental measurement results at 1.8 V/4 MHz show that, compared with the TGFF design, the proposed design saves 64.7% of power consumption while reducing chip area by 26.2%.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] A Novel Design of Low-Power Double Edge-Triggered Flip-Flop
    Yu, Chien-Cheng
    Chen, Kuan-Ting
    Wun, Jhong-yu
    [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 947 - 955
  • [2] A Novel Flip-Flop Design for Low Power Clocking System
    Noble, G.
    Sakthivel, S. M.
    [J]. 2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 627 - 631
  • [3] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    [J]. 2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [4] Low Complexity and Low Power Sense-Amplifier Based Flip-Flop Design
    Kuo, Po-Yu
    Hsieh, Chia-Hsin
    Lin, Jin-Fa
    Sheu, Ming-Hwa
    Hung, Yi-Ting
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2019, E102C (11): : 833 - 838
  • [5] FGMOS flip-flop for low-power signal processing
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (12) : 1683 - 1689
  • [6] A scan Flip-Flop for low-power scan operation
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    Skias, Dionisis
    [J]. 2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 439 - +
  • [7] An ultra low-power output feedback flip-flop
    Phyu, MW
    Goh, WL
    Yeo, KS
    [J]. PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 341 - 344
  • [8] A novel low power flip-flop design using footless scheme
    Jin-Fa Lin
    Ming-Yan Tsai
    Ching-Sheng Chang
    Yu-Ming Tsai
    [J]. Analog Integrated Circuits and Signal Processing, 2018, 97 : 365 - 370
  • [9] Design of a fully-static differential low-power CMOS flip-flop
    Yalcin, T
    Ismailoglu, N
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 331 - 333
  • [10] Design of ternary low-power Domino JKL flip-flop and its application
    汪鹏君
    杨乾坤
    郑雪松
    [J]. Journal of Semiconductors., 2012, 33 (11) - 104