Novel Low-Complexity and Low-Power Flip-Flop Design

被引:4
|
作者
Lin, Jin-Fa [1 ]
Hong, Zheng-Jie [1 ]
Tsai, Chang-Ming [1 ]
Wu, Bo-Cheng [1 ]
Yu, Shao-Wei [1 ]
机构
[1] Chaoyang Univ Technol, Dept Informat & Commun, Taichung 41349, Taiwan
来源
ELECTRONICS | 2020年 / 9卷 / 05期
关键词
low power; flip-flop; pass transistor logic; Internet of Things; DELAY-AREA DOMAIN; HIGH-PERFORMANCE; INTERNET; THINGS; LOGIC;
D O I
10.3390/electronics9050783
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a compact and low-power true single-phase flip-flop (FF) design with fully static operations is presented. The design is developed by using various circuit-reduction schemes and features a hybrid logic style employing both pass transistor logic (PTL) and static complementary metal-oxide semiconductor (CMOS) logic to reduce circuit complexity. These circuit optimization measures pay off in various aspects, including smaller clock-to-Q (CQ) delay, lower average power, lower leakage power, and smaller layout area; and the transistor-count is only 17. Fabricated in TSMC 180 nm CMOS technology, it reduces by over 29% the chip area compared to the conventional transmission gate FF (TGFF). To further show digital circuit/system level advantages, a multi-mode shift register has been realized. Experimental measurement results at 1.8 V/4 MHz show that, compared with the TGFF design, the proposed design saves 64.7% of power consumption while reducing chip area by 26.2%.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] A 65 nm Low-Power Adaptive-Coupling Redundant Flip-Flop
    Masuda, Masaki
    Kubota, Kanto
    Yamamoto, Ryosuke
    Furuta, Jun
    Kobayashi, Kazutoshi
    Onodera, Hidetoshi
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (04) : 2750 - 2755
  • [42] Low-power explicit-pulsed triggered flip-flop with robust output
    Wu, Xue-Xiang
    Shen, Ji-Zhong
    [J]. ELECTRONICS LETTERS, 2012, 48 (24) : 1523 - 1524
  • [43] Low-power pulsed hybrid flip-flop based on a C-element
    Rahiminejad, Majid
    Saneei, Mohsen
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2014, 68 (09) : 907 - 913
  • [44] Design and Implementation of Embedded Logic Flip-Flop for Low Power Applications
    Sudheer, A.
    Ravindran, Ajith
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES, ICICT 2014, 2015, 46 : 1393 - 1400
  • [45] Design & Implementation of High Speed Low Power Scan Flip-Flop
    Janwadkar, Sudhanshu
    Kolte, Mahesh T.
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 2010 - 2014
  • [46] VLFF - A Very Low-power Flip-flop with only Two Clock Transistors
    Maheshwari, Yugal
    Sachdev, Manoj
    [J]. 2023 IEEE 36TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE, SOCC, 2023, : 324 - 329
  • [47] Low-Voltage and Low-Power True-Single-Phase 16-Transistor Flip-Flop Design
    Lin, Jin-Fa
    Hong, Zheng-Jie
    Wu, Jun-Ting
    Tung, Xin-You
    Yang, Cheng-Hsueh
    Yen, Yu-Cheng
    [J]. SENSORS, 2022, 22 (15)
  • [48] A Low Voltage and Low Power Flip-flop Design Using Virtual VDD Scheme
    Lin, Jin-Fa
    Yu, Shao-Wei
    Tsai, Chang-Ming
    Sheu, Ming-Hwa
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (05) : 505 - 509
  • [49] The Cross Charge-control Flip-Flop: a low-power and high-speed flip-flop suitable for mobile application SoCs
    Hirata, A
    Nakanishi, K
    Nozoe, M
    Miyoshi, A
    [J]. 2005 Symposium on VLSI Circuits, Digest of Technical Papers, 2005, : 306 - 307
  • [50] Self Driven Pass-Transistor based Low-Power Pulse Triggered Flip-Flop Design
    Anjaneyulu, O.
    Veena, A.
    Shravan, Ch.
    Reddy, C. V. Krishna
    [J]. 2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION ENGINEERING SYSTEMS (SPACES), 2015, : 22 - 28