A Transmission Gate Flip-Flop Based on Dual-Threshold CMOS Techniques

被引:3
|
作者
Li, Linfeng [1 ]
Hu, Jianping [1 ]
机构
[1] Ningbo Univ, Fac Informat Sci & Technol, Ningbo 315211, Zhejiang, Peoples R China
关键词
D O I
10.1109/MWSCAS.2009.5236037
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In present CMOS circuits, the power dissipation caused by leakage current cannot be neglected anymore. An effective way to reduce the leakage power is dual-threshold techniques. Low-threshold transistors are assigned to critical paths of the circuits to enhance the performance, while high-threshold transistors are assigned to non-critical paths to reduce the leakage current. This paper proposes a new transmission gate flip-flop based on dual-threshold CMOS technique to reduce its leakage power. Simulation results show that the proposed transmission gate dual-threshold flip-flop saves 20-30% power and 40-50% leakage power compared with the single-threshold transmission gate one and gate-length biasing one, respectively. The proposed flip-flop is an excellent candidate for low-power VLSI designs in deep sub-micro ICs.
引用
收藏
页码:539 / 542
页数:4
相关论文
共 50 条
  • [21] A static CMOS master-slave flip-flop experiment
    Vesterbacka, M
    [J]. ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 870 - 873
  • [22] LOW-LEAKAGE FLIP-FLOPS BASED ON DUAL-THRESHOLD AND MULTIPLE LEAKAGE REDUCTION TECHNIQUES
    Zhang, Weiqiang
    Su, Li
    Zhang, Yu
    Li, Linfeng
    Hu, Jianping
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (01) : 147 - 162
  • [23] ANOTHER WAY TO BUILD A 2-GATE FLIP-FLOP
    MARTIN, DP
    [J]. ELECTRONICS, 1974, 47 (12): : 124 - 125
  • [24] A Novel Flip-Flop Circuit for Sub-threshold Application
    Peng Panfeng
    Shi Weiwei
    Xie Gang
    [J]. CONFERENCE PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON CIRCUITS, DEVICES AND SYSTEMS (ICCDS), 2017, : 63 - 67
  • [25] Low Power Dual Edge Triggered Flip Flop using Multi Threshold CMOS
    Kumar, Ashish
    Kumar, Yogendera
    Berwal, Deepak
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1358 - 1361
  • [26] Spec based flip-flop and buffer insertion
    Akkiraju, N
    Mohan, M
    [J]. 21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 270 - 275
  • [27] Design and Analysis of New Ultra Low Power CMOS Based Flip-Flop Approaches
    Jangam, Naga Raju
    Guthikinda, Likhitha
    Ramesh, G. P.
    [J]. DISTRIBUTED COMPUTING AND OPTIMIZATION TECHNIQUES, ICDCOT 2021, 2022, 903 : 295 - 302
  • [28] A water-based molecular flip-flop
    Wang, Yu
    Huang, Jiping
    [J]. EUROPEAN PHYSICAL JOURNAL-APPLIED PHYSICS, 2014, 68 (03):
  • [29] Presetting pulse-based flip-flop
    Kim, Chul-Soo
    Kim, Joo-Seong
    Kong, Bai-Sun
    Moon, Yongsam
    Jun, Young-Hyun
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 588 - +
  • [30] Power Efficient Dual Dynamic Flip-Flop Design Featuring Embedded Logic using CMOS Technology
    Tirpude, Sonal D.
    Karule, P. T.
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1603 - 1607