共 50 条
- [21] A Layout Generator of Latch, Flip-Flop, and Shift Register for High-Speed Links 2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 19 - 20
- [22] CMOS high-speed dual-modulus prescaler with new flip-flop Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (06): : 788 - 791
- [23] Novel explicit pulse-based flip-flop for high speed and low power SoCs IEICE ELECTRONICS EXPRESS, 2007, 4 (23): : 731 - 737
- [24] High-speed on-chip photonic link based on ultralow-power microring modulator 2014 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2014,
- [26] A pulse-triggered TSPC flip-flop for high-speed low-power VLSI design applications ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A93 - A96
- [28] High speed and low power preset-able modified TSPC D flip-flop design and performance comparison with TSPC D flip-flop 2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
- [29] A new low power high performance flip-flop IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 723 - +
- [30] High Speed Low Power Dual-Edge Triggered D flip-flop PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL (I2C2), 2017,