Ultralow-power high-speed flip-flop based on multimode FinFETs

被引:0
|
作者
Liao, Kai [1 ]
Cui, Xiaoxin [1 ]
Liao, Nan [1 ]
Wang, Tian [1 ]
Yu, Dunshan [1 ]
Cui, Xiaole [2 ]
机构
[1] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
[2] Peking Univ, Shenzhen Grad Sch, Key Lab Integrated Microsyst, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金; 北京市自然科学基金;
关键词
multimode FinFET; flip-flop; ultralow-power; high-speed; high-performance; THRESHOLD-VOLTAGE;
D O I
10.1007/s11432-015-5407-6
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we first reconstruct a novel planar static contention-free single-phase-clocked flip-flop ((SCFF)-C-2) based on high-performance fin-type field-effect transistors (FinFETs) to achieve high speed and ultralow power consumption. Benefiting from better control of the conductive channel, the shorted-gate (SG-mode) FinFET flip-flop obtains a persistent reduction of 56.7% in average power consumption as well as a considerable improvement in timing performance at a typical 10% data switching activity, while the low-power (LP-mode) FinFET flip-flop promotes the power reduction to 61.8% without appreciable degradation in speed. However, through further analysis of the simulation results, we have revealed an unnecessary energy loss caused by the redundant leaps of internal nodes at the static input '0', which has a noticeable negative impact on total power consumption at low data switching activity. In order to overcome this defect, a conditional precharge technique is introduced to control the charging path, and we demonstrate that the independent-gate (IG-mode) FinFET is the best option for the added control transistor. The verification results indicate that our optimization reduces the power consumption by more than 50% at low data switching activity with an acceptable area and setup time penalty compared with that of LP-mode FinFET flip-flop.
引用
下载
收藏
页数:11
相关论文
共 50 条
  • [21] A Layout Generator of Latch, Flip-Flop, and Shift Register for High-Speed Links
    Choi, Junung
    Cho, Jaeik
    Choi, Won Joon
    Lee, Myungguk
    Kim, Byungsub
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 19 - 20
  • [22] CMOS high-speed dual-modulus prescaler with new flip-flop
    Zhang, Chun-Hui
    Li, Yong-Ming
    Chen, Hong-Yi
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (06): : 788 - 791
  • [23] Novel explicit pulse-based flip-flop for high speed and low power SoCs
    Kang, Sung-Chan
    Jung, Byung-Hwa
    Kong, Bai-Sun
    IEICE ELECTRONICS EXPRESS, 2007, 4 (23): : 731 - 737
  • [24] High-speed on-chip photonic link based on ultralow-power microring modulator
    Xiao, Xi
    Xu, Hao
    Li, Xianyao
    Li, Zhiyong
    Yu, Yude
    Yu, Jinzhong
    2014 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2014,
  • [25] NOVEL HIGH-SPEED FLIP-FLOP CIRCUIT WITH LOW-POWER CONSUMPTION USING GAAS JUNCTION FETS
    TAKANO, C
    WADA, M
    KASAHARA, J
    ELECTRONICS LETTERS, 1991, 27 (09) : 764 - 765
  • [26] A pulse-triggered TSPC flip-flop for high-speed low-power VLSI design applications
    Wang, JS
    Yang, PH
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A93 - A96
  • [27] Low power, high reliability magnetic flip-flop
    Lakys, Y.
    Zhao, W. S.
    Klein, J. -O.
    Chappert, C.
    ELECTRONICS LETTERS, 2010, 46 (22) : 1493 - U31
  • [28] High speed and low power preset-able modified TSPC D flip-flop design and performance comparison with TSPC D flip-flop
    Shaikh, Jahangir
    Rahaman, Hafizur
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
  • [29] A new low power high performance flip-flop
    Sayed, Ahmed
    Al-Asaad, Hussain
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 723 - +
  • [30] High Speed Low Power Dual-Edge Triggered D flip-flop
    Shandilya, Rahul
    Sharma, Rk
    PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL (I2C2), 2017,