Ultralow-power high-speed flip-flop based on multimode FinFETs

被引:0
|
作者
Liao, Kai [1 ]
Cui, Xiaoxin [1 ]
Liao, Nan [1 ]
Wang, Tian [1 ]
Yu, Dunshan [1 ]
Cui, Xiaole [2 ]
机构
[1] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
[2] Peking Univ, Shenzhen Grad Sch, Key Lab Integrated Microsyst, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金; 北京市自然科学基金;
关键词
multimode FinFET; flip-flop; ultralow-power; high-speed; high-performance; THRESHOLD-VOLTAGE;
D O I
10.1007/s11432-015-5407-6
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we first reconstruct a novel planar static contention-free single-phase-clocked flip-flop ((SCFF)-C-2) based on high-performance fin-type field-effect transistors (FinFETs) to achieve high speed and ultralow power consumption. Benefiting from better control of the conductive channel, the shorted-gate (SG-mode) FinFET flip-flop obtains a persistent reduction of 56.7% in average power consumption as well as a considerable improvement in timing performance at a typical 10% data switching activity, while the low-power (LP-mode) FinFET flip-flop promotes the power reduction to 61.8% without appreciable degradation in speed. However, through further analysis of the simulation results, we have revealed an unnecessary energy loss caused by the redundant leaps of internal nodes at the static input '0', which has a noticeable negative impact on total power consumption at low data switching activity. In order to overcome this defect, a conditional precharge technique is introduced to control the charging path, and we demonstrate that the independent-gate (IG-mode) FinFET is the best option for the added control transistor. The verification results indicate that our optimization reduces the power consumption by more than 50% at low data switching activity with an acceptable area and setup time penalty compared with that of LP-mode FinFET flip-flop.
引用
收藏
页数:11
相关论文
共 50 条
  • [41] ECRL-based low power flip-flop design
    Ng, KW
    Lau, KT
    MICROELECTRONICS JOURNAL, 2000, 31 (05) : 365 - 370
  • [42] A Non-Return-to-Zero Charge-Steering Flip-Flop for High-Speed Wireline Transceivers
    Hassan, Khaled M.
    Ibrahim, Sameh A.
    2019 IEEE JORDAN INTERNATIONAL JOINT CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY (JEEIT), 2019, : 525 - 529
  • [43] Impact of Ion-Induced Transients on High-Speed Dual-Complementary Flip-Flop Designs
    Black, Dolores A.
    Reed, Robert A.
    Robinson, William H.
    Black, Jeffrey D.
    Limbrick, Daniel B.
    Dick, Kevin D.
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [44] Design and Analysis of High-Performance and Low-Power Quaternary Latch, Quaternary D Flip-Flop and XY Flip-Flop
    Shadwani, Mayank
    Bansal, Urvashi
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2022, 60 (12) : 1004 - 1015
  • [45] New Design of Scan Flip-Flop to Increase Speed and Reduce Power Consumption
    Razmdideh, Ramin
    Mahani, Ali
    Saneei, Mohsen
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (10)
  • [46] On the computational power of flip-flop proteins on membranes
    Krishna, Shankara Narayanan
    Computation and Logic in the Real World, Proceedings, 2007, 4497 : 695 - 704
  • [47] Low-power and High-speed SerDes with New Dynamic Latch and Flip-flop for Optical Interconnect in 180 nm CMOS Technology
    Sangirov, Jamshid
    Ukaegbu, Ikechi Augustine
    Lee, Tae-Woo
    Cho, Mu Hee
    Park, Hyo-Hoon
    OPTOELECTRONIC INTERCONNECTS AND COMPONENT INTEGRATION XI, 2011, 7944
  • [48] An ultra-low-power-consumption high-speed GaAs quasi-differential switch flip-flop (QD-FF)
    Maeda, T
    Numata, K
    Fujii, M
    Tokushima, M
    Wada, S
    Fukaishi, M
    Ishikawa, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (09) : 1361 - 1363
  • [49] Design and analysis of ultra-low power 18T adaptive data track flip-flop for high-speed application
    Mishra, Alok Kumar
    Vaithiyanathan, Dhandapani
    Chopra, Urvashi
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3733 - 3747
  • [50] A CMOS Phase/Frequency Detector with a high-speed low-power D-type master-slave flip-flop
    Chen, YZ
    Tu, CH
    Wu, J
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 389 - 392