Gate-All-Around Si-Nanowire Transistors: Simulation at Nanoscale

被引:0
|
作者
Dey, S. [1 ]
Dash, T. P. [1 ]
Das, S. [1 ]
Mohapatra, E. [1 ]
Jena, J. [1 ]
Maiti, C. K. [1 ]
机构
[1] Siksha O Anusandhan Deemed Univ, Dept Elect & Commun Engn, Bhubaneswar 751030, Odisha, India
关键词
Nanowire; Gate-all-around (GAA); Drift-Diffusion; Density Gradient Model; MOSFET; TCAD; Variability;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With downscaling of device features to nanoscale, quantum effect plays an important role to understand the device physics. When the cross-section of the channel becomes closer to the free electron wavelength, quantum corrections are essential for accurate modeling of the electrostatic properties of the device. As technology scaling continues, the lateral nanowire transistor (LNW) size is expected to be scaled down from 7nm to 5nm or below. Local continuum models can no longer accurately describe nanoscale device behavior and hence more advanced physics-based models must be adopted in device simulation. Technology Computer Aided Design (TCAD) based on Density-Gradient and Drift-Diffusion models is a powerful tool to support the technology development in the semiconductor industry. The main focus of this study is to compare two device modelling approaches for the performance evaluation of double-stacked nanoscale gate-all-around Si nanowire transistors in which advanced transport models are included in simulation.
引用
收藏
页码:137 / 141
页数:5
相关论文
共 50 条
  • [31] ESD Characterization of Gate-All-Around (GAA) Si Nanowire Devices
    Chen, S. -H.
    Linten, D.
    Hellings, G.
    Veloso, A.
    Scholz, M.
    Boschke, R.
    Groeseneken, G.
    Collaert, N.
    Thean, A.
    [J]. 2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [32] Si-nanowire CMOS inverter logic fabricated using gate-all-around (GAA) devices and top-down approach
    Buddharaju, K. D.
    Singh, N.
    Rustagi, S. C.
    Teo, Selin H. G.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    [J]. SOLID-STATE ELECTRONICS, 2008, 52 (09) : 1312 - 1317
  • [33] Electrical performance of III-V gate-all-around nanowire transistors
    Razavi, Pedram
    Fagas, Giorgos
    [J]. APPLIED PHYSICS LETTERS, 2013, 103 (06)
  • [34] Encapsulated gate-all-around InAs nanowire field-effect transistors
    Sasaki, Satoshi
    Tateno, Kouta
    Zhang, Guoqiang
    Suominen, Henri
    Harada, Yuichi
    Saito, Shiro
    Fujiwara, Akira
    Sogawa, Tetsuomi
    Muraki, Koji
    [J]. APPLIED PHYSICS LETTERS, 2013, 103 (21)
  • [35] Gate-All-Around Junctionless Transistors With Heavily Doped Polysilicon Nanowire Channels
    Su, Chun-Jung
    Tsai, Tzu-I
    Liou, Yu-Ling
    Lin, Zer-Ming
    Lin, Horng-Chih
    Chao, Tien-Sheng
    [J]. IEEE ELECTRON DEVICE LETTERS, 2011, 32 (04) : 521 - 523
  • [36] Characteristics of GaN-Based Nanowire Gate-All-Around (GAA) Transistors
    Im, Ki-Sik
    Reddy, Mallem Siva Pratap
    Choi, Jinseok
    Hwang, Youngmin
    Roh, Jea-Seung
    An, Sung Jin
    Lee, Jung-Hee
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2020, 20 (07) : 4282 - 4286
  • [37] HCI and NBTI induced degradation in gate-all-around silicon nanowire transistors
    Huang, Ru
    Wang, Runsheng
    Liu, Changze
    Zhang, Liangliang
    Zhuge, Jing
    Tao, Yu
    Zou, Jibin
    Liu, Yuchao
    Wang, Yangyuan
    [J]. MICROELECTRONICS RELIABILITY, 2011, 51 (9-11) : 1515 - 1520
  • [38] Exploration of Negative Capacitance in Gate-All-Around Si Nanosheet Transistors
    Sakib, Fahimul Islam
    Hasan, Md. Azizul
    Hossain, Mainul
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (11) : 5236 - 5242
  • [39] Gate-All-Around Transistors Based on Vertically Stacked Si Nanowires
    Mertens, H.
    Ritzenthaler, R.
    Hikavyy, A.
    Kim, M. S.
    Tao, Z.
    Wostyn, K.
    Schram, T.
    Kunnen, E.
    Ragnarsson, L. -A.
    Dekkers, H.
    Hopf, T.
    Devriendt, K.
    Tsvetanova, D.
    Chew, S. A.
    Kikuchi, Y.
    Van Besien, E.
    Rosseel, E.
    Mannaert, G.
    De Keersgieter, A.
    Chasin, A.
    Kubicek, S.
    Dangol, A.
    Demuynck, S.
    Barla, K.
    Mocuta, D.
    Horiguchi, N.
    [J]. SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 7, 2017, 77 (05): : 19 - 30
  • [40] Random telegraph signals in nanoscale vertical junctionless transistors with gate-all-around
    Grall, Simon
    Kumar, Abhishek
    Jalabert, Laurent
    Kim, Soo-Hyeon
    Larrieut, Guilhem
    Clement, Nicolas
    [J]. APPLIED PHYSICS EXPRESS, 2022, 15 (07)