Si-nanowire CMOS inverter logic fabricated using gate-all-around (GAA) devices and top-down approach

被引:41
|
作者
Buddharaju, K. D. [1 ]
Singh, N. [1 ]
Rustagi, S. C. [1 ]
Teo, Selin H. G. [1 ]
Lo, G. Q. [1 ]
Balasubramanian, N. [1 ]
Kwong, D. L. [1 ]
机构
[1] ASTAR, Inst Microelect, Singapore 117685, Singapore
关键词
D O I
10.1016/j.sse.2008.04.017
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the monolithic integration of gate-all-around (GAA) Si-nanowire FETs into CMOS logic using top-down approach. Inverters are chosen as the test vehicles for demonstration. Empirically optimized designs show sharp ON-OFF transitions with high voltage-gains (e.g., Delta V-OUT/Delta V-IN up to similar to 45) and symmetric pull-up and pull-down characteristics. The matching of the drive Currents of n- and p-MOSFETs is achieved using different number of nanowire channels for N- and P-MOS transistors. The inverter maintains its good transfer characteristics and noise margins for wide range Of V-DD tested down to 0.2 V. The detailed experimental characterization is discussed along with the electrical characteristics of the individual transistors comprising the inverter. The performances of the inverters are discussed vis-A-vis those reported in the literature using advanced non-classical device architectures such as Fin-FETs. The integration potential of GAA Si-nanowire transistors to realize CMOS circuit functionality using top-down approach is thus demonstrated. (C) 2008 Elsevier Ltd, All rights reserved.
引用
收藏
页码:1312 / 1317
页数:6
相关论文
共 50 条
  • [1] Gate-All-Around Si-nanowire CMOS inverter logic fabricated using top-down approach
    Buddharaju, K. D.
    Singh, N.
    Rustagi, S. C.
    Teo, Selin H. G.
    Wong, L. Y.
    Tang, L. J.
    Tung, C. H.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    [J]. ESSDERC 2007: PROCEEDINGS OF THE 37TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2007, : 303 - 306
  • [2] CMOS inverter based on gate-all-around silicon-nanowire MOSFETs fabricated using top-down approach
    Rustagi, S. C.
    Singh, N.
    Fang, W. W.
    Buddharaju, K. D.
    Ornampuliyur, S. R.
    Teo, S. H. G.
    Tung, C. H.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (11) : 1021 - 1024
  • [3] InAs Gate-all-around Nanowire MOSFETs by Top-down Approach
    Wu, H.
    Lou, X. B.
    Si, M.
    Zhang, J. Y.
    Gordon, R. G.
    Tokranov, V.
    Oktyabrsky, S.
    Ye, P. D.
    [J]. 2014 72ND ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2014, : 213 - +
  • [4] ESD Characterization of Gate-All-Around (GAA) Si Nanowire Devices
    Chen, S. -H.
    Linten, D.
    Hellings, G.
    Veloso, A.
    Scholz, M.
    Boschke, R.
    Groeseneken, G.
    Collaert, N.
    Thean, A.
    [J]. 2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [5] Gate-All-Around Si-Nanowire Transistors: Simulation at Nanoscale
    Dey, S.
    Dash, T. P.
    Das, S.
    Mohapatra, E.
    Jena, J.
    Maiti, C. K.
    [J]. PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 137 - 141
  • [6] Investigation of gate-all-around silicon nanowire transistors for ultimately scaled CMOS technology from top-down approach
    Huang, Ru
    Wang, Run-sheng
    [J]. FRONTIERS OF PHYSICS IN CHINA, 2010, 5 (04): : 414 - 421
  • [7] Investigation of gate-all-around silicon nanowire transistors for ultimately scaled CMOS technology from top-down approach
    Ru Huang
    Run-sheng Wang
    [J]. Frontiers of Physics in China, 2010, 5 : 414 - 421
  • [8] Fabrication of normally-off GaN nanowire gate-all-around FET with top-down approach
    Im, Ki-Sik
    Won, Chul-Ho
    Vodapally, Sindhuri
    Caulmilone, Raphael
    Cristoloveanu, Sorin
    Kim, Yong-Tae
    Lee, Jung-Hee
    [J]. APPLIED PHYSICS LETTERS, 2016, 109 (14)
  • [9] Gate-All-Around Silicon Nanowire Devices: Are these the Future of CMOS?
    Lo, G. Q.
    Singh, N.
    Rustagi, S. C.
    Buddharaju, K. D.
    Balasubramanian, N.
    Kwong, D. L.
    [J]. SIGE, GE, AND RELATED COMPOUNDS 3: MATERIALS, PROCESSING, AND DEVICES, 2008, 16 (10): : 729 - 729
  • [10] Fully gate-all-around silicon nanowire CMOS devices
    Singh, N.
    Buddharaju, K. D.
    Agarwal, A.
    Rustagi, S. C.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    [J]. SOLID STATE TECHNOLOGY, 2008, 51 (05) : 34 - 37