Gate-All-Around Si-Nanowire Transistors: Simulation at Nanoscale

被引:0
|
作者
Dey, S. [1 ]
Dash, T. P. [1 ]
Das, S. [1 ]
Mohapatra, E. [1 ]
Jena, J. [1 ]
Maiti, C. K. [1 ]
机构
[1] Siksha O Anusandhan Deemed Univ, Dept Elect & Commun Engn, Bhubaneswar 751030, Odisha, India
关键词
Nanowire; Gate-all-around (GAA); Drift-Diffusion; Density Gradient Model; MOSFET; TCAD; Variability;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With downscaling of device features to nanoscale, quantum effect plays an important role to understand the device physics. When the cross-section of the channel becomes closer to the free electron wavelength, quantum corrections are essential for accurate modeling of the electrostatic properties of the device. As technology scaling continues, the lateral nanowire transistor (LNW) size is expected to be scaled down from 7nm to 5nm or below. Local continuum models can no longer accurately describe nanoscale device behavior and hence more advanced physics-based models must be adopted in device simulation. Technology Computer Aided Design (TCAD) based on Density-Gradient and Drift-Diffusion models is a powerful tool to support the technology development in the semiconductor industry. The main focus of this study is to compare two device modelling approaches for the performance evaluation of double-stacked nanoscale gate-all-around Si nanowire transistors in which advanced transport models are included in simulation.
引用
收藏
页码:137 / 141
页数:5
相关论文
共 50 条
  • [1] Atomistic modeling of gate-all-around Si-nanowire field-effect transistors
    Pecchia, Alessandro
    Salamandra, Luigi
    Latessa, Luca
    Aradi, Balint
    Frauenheim, Thomas
    Di Carlo, Aldo
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) : 3159 - 3167
  • [2] Si-nanowire based gate-all-around nonvolatile SONOS memory cell
    Fu, J.
    Singh, N.
    Buddharaju, K. D.
    Teo, S. H. G.
    Shen, C.
    Jiang, Y.
    Zhu, C. X.
    Yu, M. B.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    Gnani, E.
    Baccarani, G.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2008, 29 (05) : 518 - 521
  • [3] Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around
    Guerfi, Youssouf
    Larrieu, Guilhem
    [J]. NANOSCALE RESEARCH LETTERS, 2016, 11
  • [4] Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around
    Youssouf Guerfi
    Guilhem Larrieu
    [J]. Nanoscale Research Letters, 2016, 11
  • [5] Effect of the Si nanowire's diameter and doping profile on the electrical characteristics of gate-all-around twin Si-nanowire field-effect transistors
    Kim, Dong Hun
    Kim, Tae Whan
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2015, 67 (03) : 502 - 506
  • [6] Effect of the Si nanowire’s diameter and doping profile on the electrical characteristics of gate-all-around twin Si-nanowire field-effect transistors
    Dong Hun Kim
    Tae Whan Kim
    [J]. Journal of the Korean Physical Society, 2015, 67 : 502 - 506
  • [7] Characterization and Analysis of Gate-All-Around Si Nanowire Transistors for Extreme Scaling
    Huang, Ru
    Wang, Runsheng
    Zhuge, Jing
    Liu, Changze
    Yu, Tao
    Zhang, Liangliang
    Huang, Xin
    Ai, Yujie
    Zou, Jinbin
    Liu, Yuchao
    Fan, Jiewen
    Liao, Huailin
    Wang, Yangyuan
    [J]. 2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [8] Electron Tomography of Gate-All-Around Nanowire Transistors
    Cherns, P. D.
    Lorut, F.
    Dupre, C.
    Tachi, K.
    Cooper, D.
    Chabli, A.
    Ernst, T.
    [J]. 16TH INTERNATIONAL CONFERENCE ON MICROSCOPY OF SEMICONDUCTING MATERIALS, 2010, 209
  • [9] Subcircuit Compact Model for Dopant-Segregated Schottky Gate-All-Around Si-Nanowire MOSFETs
    Zhu, Guojun
    Zhou, Xing
    Chin, Yoke-King
    Pey, Kin Leong
    Zhang, Junbin
    See, Guan Huei
    Lin, Shihuan
    Yan, Yafei
    Chen, Zuhui
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (04) : 772 - 781
  • [10] Trap layer engineered gate-all-around vertically stacked twin Si-nanowire nonvolatile memory
    Fu, J.
    Buddharaju, K. D.
    Teo, S. H. G.
    Zhu, Chunxiang
    Yu, M. B.
    Singh, N.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    [J]. 2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 79 - 82