Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around

被引:105
|
作者
Guerfi, Youssouf [1 ]
Larrieu, Guilhem [1 ]
机构
[1] Univ Toulouse, CNRS, LAAS, 7 Ave Roche, F-31077 Toulouse, France
来源
关键词
Plasma Etching; Subthreshold Slope; Short Channel Effect; CMOS Inverter; Drain Induce Barrier Lowering;
D O I
10.1186/s11671-016-1396-7
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Nanowires are considered building blocks for the ultimate scaling of MOS transistors, capable of pushing devices until the most extreme boundaries of miniaturization thanks to their physical and geometrical properties. In particular, nanowires' suitability for forming a gate-all-around (GAA) configuration confers to the device an optimum electrostatic control of the gate over the conduction channel and then a better immunity against the short channel effects (SCE). In this letter, a large-scale process of GAA vertical silicon nanowire (VNW) MOSFETs is presented. A top-down approach is adopted for the realization of VNWs with an optimum reproducibility followed by thin layer engineering at nanoscale. Good overall electrical performances were obtained, with excellent electrostatic behavior (a subthreshold slope (SS) of 95 mV/dec and a drain induced barrier lowering (DIBL) of 25 mV/V) for a 15-nm gate length. Finally, a first demonstration of dual integration of n-type and p-type VNW transistors for the realization of CMOS inverter is proposed.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around
    Youssouf Guerfi
    Guilhem Larrieu
    Nanoscale Research Letters, 2016, 11
  • [2] Vertical Silicon Nanowire Gate-All-Around Field Effect Transistor Based Nanoscale CMOS
    Maheshwaram, Satish
    Manhas, S. K.
    Kaushal, Gaurav
    Anand, Bulusu
    Singh, Navab
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (08) : 1011 - 1013
  • [3] An analytic model for gate-all-around silicon nanowire tunneling field effect transistors
    刘颖
    何进
    陈文新
    杜彩霞
    叶韵
    赵巍
    吴文
    邓婉玲
    王文平
    Chinese Physics B, 2014, 23 (09) : 373 - 378
  • [4] An analytic model for gate-all-around silicon nanowire tunneling field effect transistors
    Liu Ying
    He Jin
    Chan Mansun
    Du Cai-Xia
    Ye Yun
    Zhao Wei
    Wu Wen
    Deng Wan-Ling
    Wang Wen-Ping
    CHINESE PHYSICS B, 2014, 23 (09)
  • [5] Vertical 3D diamond field effect transistors with nanoscale gate-all-around
    Sun, Chi
    Du, Shuo
    Guo, Yang
    Hao, Tingting
    Zhao, Linyuan
    Liang, Renrong
    Ye, Haitao
    Li, Junjie
    Gu, Changzhi
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2022, 148
  • [6] Thermal consideration in nanoscale gate-all-around vertical transistors
    Larrieu, Guilhem
    Rezgui, Houssem
    Kumar, Abhishek
    Muller, Jonas
    Pelloquin, Sylvain
    Wang, Yifan
    Deng, Marina
    Lecestre, Aurelie
    Maneux, Cristell
    Mukherjee, Chhandak
    2023 SILICON NANOELECTRONICS WORKSHOP, SNW, 2023, : 27 - 28
  • [7] High performance horizontal gate-all-around silicon nanowire field-effect transistors
    Shirak, O.
    Shtempluck, O.
    Kotchtakov, V.
    Bahir, G.
    Yaish, Y. E.
    NANOTECHNOLOGY, 2012, 23 (39)
  • [8] Gate-All-Around Si-Nanowire Transistors: Simulation at Nanoscale
    Dey, S.
    Dash, T. P.
    Das, S.
    Mohapatra, E.
    Jena, J.
    Maiti, C. K.
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 137 - 141
  • [9] Encapsulated gate-all-around InAs nanowire field-effect transistors
    Sasaki, Satoshi
    Tateno, Kouta
    Zhang, Guoqiang
    Suominen, Henri
    Harada, Yuichi
    Saito, Shiro
    Fujiwara, Akira
    Sogawa, Tetsuomi
    Muraki, Koji
    APPLIED PHYSICS LETTERS, 2013, 103 (21)
  • [10] Nonvolatile operation of vertical ferroelectric gate-all-around nanowire transistors
    Fujisawa, Hironori
    Ikeda, Kazuma
    Nakashima, Seiji
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2021, 60 (SF)