Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around

被引:108
|
作者
Guerfi, Youssouf [1 ]
Larrieu, Guilhem [1 ]
机构
[1] Univ Toulouse, CNRS, LAAS, 7 Ave Roche, F-31077 Toulouse, France
来源
关键词
Plasma Etching; Subthreshold Slope; Short Channel Effect; CMOS Inverter; Drain Induce Barrier Lowering;
D O I
10.1186/s11671-016-1396-7
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Nanowires are considered building blocks for the ultimate scaling of MOS transistors, capable of pushing devices until the most extreme boundaries of miniaturization thanks to their physical and geometrical properties. In particular, nanowires' suitability for forming a gate-all-around (GAA) configuration confers to the device an optimum electrostatic control of the gate over the conduction channel and then a better immunity against the short channel effects (SCE). In this letter, a large-scale process of GAA vertical silicon nanowire (VNW) MOSFETs is presented. A top-down approach is adopted for the realization of VNWs with an optimum reproducibility followed by thin layer engineering at nanoscale. Good overall electrical performances were obtained, with excellent electrostatic behavior (a subthreshold slope (SS) of 95 mV/dec and a drain induced barrier lowering (DIBL) of 25 mV/V) for a 15-nm gate length. Finally, a first demonstration of dual integration of n-type and p-type VNW transistors for the realization of CMOS inverter is proposed.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Impact of Gate Electrodes on 1/f Noise of Gate-All-Around Silicon Nanowire Transistors
    Wei, Chengqing
    Jiang, Yu
    Xiong, Yong-Zhong
    Zhou, Xing
    Singh, Navab
    Rustagi, Subhash C.
    Lo, Guo Qiang
    Kwong, Dim-Lee
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (10) : 1081 - 1083
  • [32] Performance Evaluation of Silicon Nanowire Gate-All-Around Field-Effect Transistors and Their Dependence of Channel Length and Diameter
    Bahador, Siti Norazlin
    Tan, Michael Loong Peng
    Ismail, Razali
    SCIENCE OF ADVANCED MATERIALS, 2015, 7 (01) : 190 - 198
  • [33] Atomistic modeling of gate-all-around Si-nanowire field-effect transistors
    Pecchia, Alessandro
    Salamandra, Luigi
    Latessa, Luca
    Aradi, Balint
    Frauenheim, Thomas
    Di Carlo, Aldo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) : 3159 - 3167
  • [34] Nanoscale Thermal Transport in Vertical Gate-All-Around Junctionless Nanowire Transistors-Part I: Experimental Methods
    Mukherjee, C.
    Rezgui, H.
    Wang, Y.
    Deng, M.
    Kumar, A.
    Muller, J.
    Larrieu, G.
    Maneux, C.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6498 - 6504
  • [35] Vertical gate-all-around junctionless nanowire transistors with asymmetric diameters and underlap lengths
    Yoon, Jun-Sik
    Rim, Taiuk
    Kim, Jungsik
    Meyyappan, Meyya
    Baek, Chang-Ki
    Jeong, Yoon-Ha
    APPLIED PHYSICS LETTERS, 2014, 105 (10)
  • [36] Design Optimization of Gate-All-Around Vertical Nanowire Transistors for Future Memory Applications
    Agarwal, T. K.
    Badami, O.
    Ganguly, S.
    Mahapatra, S.
    Saha, D.
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [37] Nanoscale Thermal Transport in Vertical Gate-All-Around Junctionless Nanowire Transistors--- Part II: Multiphysics Simulation
    Rezgui, H.
    Mukherjee, C.
    Wang, Y.
    Deng, M.
    Kumar, A.
    Muller, J.
    Larrieu, G.
    Maneux, C.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6505 - 6511
  • [38] Interface Trap Density of Gate-All-Around Silicon Nanowire Field-Effect Transistors With TiN Gate: Extraction and Compact Model
    Najam, Faraz
    Yu, Yun Seop
    Cho, Keun Hwi
    Yeo, Kyoung Hwan
    Kim, Dong-Won
    Hwang, Jong Seung
    Kim, Sansig
    Hwang, Sung Woo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (08) : 2457 - 2463
  • [39] Positive Bias Temperature Instabilities in Vertical Gate-all-around poly-Si Nanowire Field-effect Transistors
    Yang, Wenjing
    Li, Yuan
    Wang, Bo
    Qian, He
    Chen, Jiezhi
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 175 - 176
  • [40] Investigation of Silicon Nanowire Gate-All-Around Junctionless Transistors Built on a Bulk Substrate
    Moon, Dong-Il
    Choi, Sung-Jin
    Duarte, Juan Pablo
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (04) : 1355 - 1360