Interface Trap Density of Gate-All-Around Silicon Nanowire Field-Effect Transistors With TiN Gate: Extraction and Compact Model

被引:17
|
作者
Najam, Faraz [1 ]
Yu, Yun Seop [2 ,3 ]
Cho, Keun Hwi [4 ]
Yeo, Kyoung Hwan [4 ]
Kim, Dong-Won [4 ]
Hwang, Jong Seung [5 ]
Kim, Sansig [1 ]
Hwang, Sung Woo [5 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 136701, South Korea
[2] Hankyong Natl Univ, Dept Elect Elect & Control Engn, Anseong 456749, South Korea
[3] Hankyong Natl Univ, IITC, Anseong 456749, South Korea
[4] Samsung Elect Co, Semicond R&D Ctr, Yongin 446711, South Korea
[5] Samsung Adv Inst Technol, Res Ctr Time Domain Nanofunct Devices, Yongin 446712, South Korea
基金
新加坡国家研究基金会;
关键词
Compact model; drain-source current; gate-all-around metal-oxide-semiconductor-field-effect-transistor; (GAAMOSFET); interface trap distribution; METAL-GATE; ELECTRON-MOBILITY; VARIABILITY; MOSFETS; FLUCTUATION; IMPACT;
D O I
10.1109/TED.2013.2268193
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Si/SiO2 interface trap charge distribution of cylindrical cross-sectioned gate-all-around silicon nanowire field-effect transistor is extracted by using three-dimensional simulation. While the interface chemistry of conventional gatestack (Si/SiO2 polysilicon) in conventional planar devices is well documented, not much work is available on interface trap distribution D-it of alternate gatestacks (gatestacks employing alternate gate materials) in silicon nanowire MOSFET devices. Furthermore, a compact drain current model with interface trap charge parameter is presented. The model is based on gradual channel approximation and uses self-consistent calculation of interface trap charge and surface potential to reproduce experimental current-voltage characteristics.
引用
收藏
页码:2457 / 2463
页数:7
相关论文
共 50 条
  • [1] Subthreshold Degradation of Gate-all-Around Silicon Nanowire Field-Effect Transistors: Effect of Interface Trap Charge
    Hong, B. H.
    Cho, N.
    Lee, S. J.
    Yu, Y. S.
    Choi, L.
    Jung, Y. C.
    Cho, K. H.
    Yeo, K. H.
    Kim, D. -W.
    Jin, G. Y.
    Oh, K. S.
    Park, D.
    Song, S. -H.
    Rieh, J. -S.
    Hwang, S. W.
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (09) : 1179 - 1181
  • [2] High performance horizontal gate-all-around silicon nanowire field-effect transistors
    Shirak, O.
    Shtempluck, O.
    Kotchtakov, V.
    Bahir, G.
    Yaish, Y. E.
    NANOTECHNOLOGY, 2012, 23 (39)
  • [3] Encapsulated gate-all-around InAs nanowire field-effect transistors
    Sasaki, Satoshi
    Tateno, Kouta
    Zhang, Guoqiang
    Suominen, Henri
    Harada, Yuichi
    Saito, Shiro
    Fujiwara, Akira
    Sogawa, Tetsuomi
    Muraki, Koji
    APPLIED PHYSICS LETTERS, 2013, 103 (21)
  • [4] An analytic model for gate-all-around silicon nanowire tunneling field effect transistors
    刘颖
    何进
    陈文新
    杜彩霞
    叶韵
    赵巍
    吴文
    邓婉玲
    王文平
    Chinese Physics B, 2014, 23 (09) : 373 - 378
  • [5] An analytic model for gate-all-around silicon nanowire tunneling field effect transistors
    Liu Ying
    He Jin
    Chan Mansun
    Du Cai-Xia
    Ye Yun
    Zhao Wei
    Wu Wen
    Deng Wan-Ling
    Wang Wen-Ping
    CHINESE PHYSICS B, 2014, 23 (09)
  • [6] Junctionless gate-all-around nanowire field-effect transistors with an extended gate in biomolecule detection
    Chen, Chih-Wei
    Lin, Ru-Zheng
    Chiang, Li-Chuan
    Pan, Fu-Ming
    Sheu, Jeng-Tzong
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2019, 58 (02)
  • [7] Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around
    Guerfi, Youssouf
    Larrieu, Guilhem
    NANOSCALE RESEARCH LETTERS, 2016, 11
  • [8] Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around
    Youssouf Guerfi
    Guilhem Larrieu
    Nanoscale Research Letters, 2016, 11
  • [9] Effective gate length model for asymmetrical gate-all-around silicon nanowire transistors
    Xiaoqiao Dong
    Ming Li
    Wanrong Zhang
    Yuancheng Yang
    Gong Chen
    Shuang Sun
    Jianing Wang
    Xiaoyan Xu
    Xia An
    Science China Information Sciences, 2020, 63
  • [10] Effective gate length model for asymmetrical gate-all-around silicon nanowire transistors
    Xiaoqiao DONG
    Ming LI
    Wanrong ZHANG
    Yuancheng YANG
    Gong CHEN
    Shuang SUN
    Jianing WANG
    Xiaoyan XU
    Xia AN
    ScienceChina(InformationSciences), 2020, 63 (10) : 288 - 290