Interface Trap Density of Gate-All-Around Silicon Nanowire Field-Effect Transistors With TiN Gate: Extraction and Compact Model

被引:17
|
作者
Najam, Faraz [1 ]
Yu, Yun Seop [2 ,3 ]
Cho, Keun Hwi [4 ]
Yeo, Kyoung Hwan [4 ]
Kim, Dong-Won [4 ]
Hwang, Jong Seung [5 ]
Kim, Sansig [1 ]
Hwang, Sung Woo [5 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 136701, South Korea
[2] Hankyong Natl Univ, Dept Elect Elect & Control Engn, Anseong 456749, South Korea
[3] Hankyong Natl Univ, IITC, Anseong 456749, South Korea
[4] Samsung Elect Co, Semicond R&D Ctr, Yongin 446711, South Korea
[5] Samsung Adv Inst Technol, Res Ctr Time Domain Nanofunct Devices, Yongin 446712, South Korea
基金
新加坡国家研究基金会;
关键词
Compact model; drain-source current; gate-all-around metal-oxide-semiconductor-field-effect-transistor; (GAAMOSFET); interface trap distribution; METAL-GATE; ELECTRON-MOBILITY; VARIABILITY; MOSFETS; FLUCTUATION; IMPACT;
D O I
10.1109/TED.2013.2268193
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Si/SiO2 interface trap charge distribution of cylindrical cross-sectioned gate-all-around silicon nanowire field-effect transistor is extracted by using three-dimensional simulation. While the interface chemistry of conventional gatestack (Si/SiO2 polysilicon) in conventional planar devices is well documented, not much work is available on interface trap distribution D-it of alternate gatestacks (gatestacks employing alternate gate materials) in silicon nanowire MOSFET devices. Furthermore, a compact drain current model with interface trap charge parameter is presented. The model is based on gradual channel approximation and uses self-consistent calculation of interface trap charge and surface potential to reproduce experimental current-voltage characteristics.
引用
收藏
页码:2457 / 2463
页数:7
相关论文
共 50 条
  • [21] Compact Modeling of Schottky Gate-all-around Silicon Nanowire Transistors with Halo Doping
    Mishra, Girish Shankar
    Mohankumar, N.
    Mahesh, V.
    Vamsidhar, Y.
    Kumar, M. Arun
    SILICON, 2022, 14 (04) : 1455 - 1462
  • [22] Compact Modeling of Schottky Gate-all-around Silicon Nanowire Transistors with Halo Doping
    Girish Shankar Mishra
    N. Mohankumar
    V. Mahesh
    Y. Vamsidhar
    M. Arun Kumar
    Silicon, 2022, 14 : 1455 - 1462
  • [23] Electrostatic Discharge (ESD) Protection Challenges of Gate-All-Around Nanowire Field-Effect Transistors
    Liu, W.
    Liou, J. J.
    Singh, N.
    Lo, G. Q.
    Chung, J.
    Jeong, Y. H.
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 55 - 60
  • [24] Peculiarities of the SCLC Effect in Gate-All-Around Silicon Nanowire Field-Effect Transistor Biosensors
    Zhang, Yongqiang
    Boichuk, Nazarii
    Pustovyi, Denys
    Chekubasheva, Valeriia
    Long, Hanlin
    Petrychuk, Mykhailo
    Vitusevich, Svetlana
    ADVANCED ELECTRONIC MATERIALS, 2024, 10 (07)
  • [25] Cross-sectional shape effects of gate-all-around nanowire field-effect transistors
    Wang, Hao
    Chang, Sheng
    He, Jin
    Huang, Qijun
    Wang, Gaofeng
    Journal of Computational and Theoretical Nanoscience, 2015, 12 (12) : 5171 - 5178
  • [26] Temperature Dependent Study of Random Telegraph Noise in Gate-All-Around PMOS Silicon Nanowire Field-Effect Transistors
    Hong, B. H.
    Choi, L.
    Jung, Y. C.
    Hwang, S. W.
    Cho, K. H.
    Yeo, K. H.
    Kim, D. -W.
    Jin, G. Y.
    Park, D.
    Song, S. H.
    Lee, Y. Y.
    Son, M. H.
    Ahn, D.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (06) : 754 - 758
  • [27] Study on Degradation Mechanisms of Thermal Conductivity for Confined Nanochannel in Gate-All-Around Silicon Nanowire Field-Effect Transistors
    Lai, Junhua
    Su, Yali
    Bu, Jianhui
    Li, Binhong
    Li, Bo
    Zhang, Guohe
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (10) : 4060 - 4066
  • [28] Extracting Mobility Degradation and Total Series Resistance of Cylindrical Gate-All-Around Silicon Nanowire Field-Effect Transistors
    Choi, Luryi
    Hong, Byoung Hak
    Jung, Young Chai
    Cho, Keun Hwi
    Yeo, Kyoung Hwan
    Kim, Dong-Won
    Jin, Gyo Young
    Oh, Kyung Seok
    Lee, Won-Seong
    Song, Sang-Hun
    Rieh, Jae Sung
    Whang, Dong Mok
    Hwang, Sung Woo
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (06) : 665 - 667
  • [29] Characteristics of Gate-All-Around Hetero-Gate-Dielectric Tunneling Field-Effect Transistors
    Lee, Jae Sung
    Choi, Woo Young
    Kang, In Man
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (06)
  • [30] Fabrication of Ambipolar Gate-All-Around Field-Effect Transistors using Silicon Nanobridge Arrays
    Oh, Jin Yong
    Park, Jong-Tae
    Islam, M. Saif
    NANOEPITAXY: MATERIALS AND DEVICES V, 2013, 8820