Subthreshold Leakage Reduction: A Comparative Study of SCL and CMOS Design

被引:1
|
作者
Tajalli, Armin [1 ]
Leblebici, Yusuf [1 ]
机构
[1] Ecole Polytech Fed Lausanne, LSM, CH-1015 Lausanne, Switzerland
关键词
CIRCUITS;
D O I
10.1109/ISCAS.2009.5118322
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The large subthreshold leakage current of static CMOS logic circuits designed in modern nanometer-scale technologies is one of the main barriers for implementing ultra-low power digital systems. Subthreshold source-coupled logic (STSCL) circuits are based on an NMOS differential pair that is switching a constant tail bias current between the two output branches while biased at very low current levels. The power consumption of each STSCL gate depends on the tail bias current that can be controlled very well even for current levels in the range of few tens of pico-Amperes. The precise control on the power consumption of each gate, makes this topology very attractive for ultra-low power applications, where the power consumption of conventional static CMOS system is practically limited by the subthreshold leakage current. In this work, an analytical approach supported by simulation and measurement results will be presented to study the main issues in design of ultra-low power static CMOS and STSCL systems.
引用
收藏
页码:2553 / 2556
页数:4
相关论文
共 50 条
  • [1] Analysis of subthreshold leakage reduction in CMOS digital circuits
    Deepaksubramanyan, Boray S.
    Nunez, Adrian
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1122 - 1126
  • [2] Design of a Subthreshold-Supply Bootstrapped CMOS Inverter Based on an Active Leakage-Current Reduction Technique
    Ho, Yingchieh
    Chang, Chiachi
    Su, Chauchin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (01) : 55 - 59
  • [3] A dual-threshold FPGA routing design for subthreshold leakage reduction
    Jaramillo-Ramirez, Rodrigo
    Anis, Mohab
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3724 - 3727
  • [4] Subthreshold leakage modeling and reduction techniques
    Kao, J
    Narendra, S
    Chandrakasan, A
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 141 - 148
  • [5] Design techniques for gate-leakage reduction in CMOS circuits
    Guindi, RS
    Najm, FN
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 61 - 65
  • [6] Simultaneous subthreshold and gate-oxide tunneling leakage current analysis in nanometer CMOS design
    Lee, DW
    Kwong, W
    Blaauw, D
    Sylvester, D
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 287 - 292
  • [7] Combined subthreshold and gate-oxide leakage power reduction in deep-submicron CMOS circuits
    Guindi, RS
    ICEEC'04: 2004 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONIC AND COMPUTER ENGINEERING, PROCEEDINGS, 2004, : 535 - 540
  • [8] Subthreshold leakage modeling and estimation of general CMOS complex gates
    Butzen, Paulo F.
    Reis, Andre I.
    Kim, Chris H.
    Ribas, Renato P.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2007, 4644 : 474 - +
  • [9] Full-chip subthreshold leakage power prediction and reduction techniques for sub-0.18-μm CMOS
    Narendra, S
    De, V
    Borkar, S
    Antoniadis, DA
    Chandrakasan, AP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) : 501 - 510
  • [10] Study on leakage power estimation and reduction methodology of CMOS circuit
    Chen, Zhi-Qiang
    Wu, Xiao-Bo
    Yan, Xiao-Lang
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2006, 40 (05): : 772 - 776