Subthreshold Leakage Reduction: A Comparative Study of SCL and CMOS Design

被引:1
|
作者
Tajalli, Armin [1 ]
Leblebici, Yusuf [1 ]
机构
[1] Ecole Polytech Fed Lausanne, LSM, CH-1015 Lausanne, Switzerland
关键词
CIRCUITS;
D O I
10.1109/ISCAS.2009.5118322
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The large subthreshold leakage current of static CMOS logic circuits designed in modern nanometer-scale technologies is one of the main barriers for implementing ultra-low power digital systems. Subthreshold source-coupled logic (STSCL) circuits are based on an NMOS differential pair that is switching a constant tail bias current between the two output branches while biased at very low current levels. The power consumption of each STSCL gate depends on the tail bias current that can be controlled very well even for current levels in the range of few tens of pico-Amperes. The precise control on the power consumption of each gate, makes this topology very attractive for ultra-low power applications, where the power consumption of conventional static CMOS system is practically limited by the subthreshold leakage current. In this work, an analytical approach supported by simulation and measurement results will be presented to study the main issues in design of ultra-low power static CMOS and STSCL systems.
引用
收藏
页码:2553 / 2556
页数:4
相关论文
共 50 条
  • [21] Design techniques for Gb/s of CMOS SCL circuits applications
    Lu, JH
    Tian, L
    Chen, HT
    Xie, TT
    Chen, ZH
    Wang, ZG
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 559 - 562
  • [22] Dual-Vt design of FPGAs for subthreshold leakage tolerance
    Kumar, Akhilesh
    Anis, Mohab
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 735 - +
  • [23] Leakage Current Reduction Using Subthreshold Source-Coupled Logic
    Tajalli, Armin
    Leblebici, Yusuf
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (05) : 374 - 378
  • [24] Subthreshold leakage power reduction by Feedback Sleeper-Stack Technique
    Sreekala, K. S.
    Krishnakumar, S.
    IEEE INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGICAL TRENDS IN COMPUTING, COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICETT), 2016,
  • [25] Subthreshold leakage current reduction techniques for static random access memory
    Fitrio, D
    Stoicevski, A
    Singh, J
    SMART STRUCTURES, DEVICES, AND SYSTEMS II, PT 1 AND 2, 2005, 5649 : 673 - 683
  • [26] Simultaneous control of subthreshold and gate leakage current in nanometer-scale CMOS circuits
    Shin, Youngsoo
    Heo, Sewan
    Kim, Hyung-Ock
    Choi, Jung Yun
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 654 - +
  • [27] EFFECTS OF IMPURITY REDISTRIBUTION ON SUBTHRESHOLD LEAKAGE CURRENT IN CMOS N-CHANNEL TRANSISTORS
    JEPPSON, KO
    GATES, JL
    SOLID-STATE ELECTRONICS, 1976, 19 (01) : 83 - 85
  • [28] SRAM design on 65-nm CMOS technology with dynamic sleep transistor for leakage reduction
    Zhang, K
    Bhattacharya, U
    Chen, ZP
    Hamzaoglu, F
    Murray, D
    Vallepalli, N
    Wang, Y
    Zheng, B
    Bohr, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) : 895 - 901
  • [29] A gate leakage reduction strategy for future CMOS circuits
    Drazdziulis, M
    Larsson-Edefors, P
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 317 - 320
  • [30] Transistor and pin reordering for leakage reduction in CMOS circuits
    Chun, Jae Woong
    Chen, C. Y. Roger
    MICROELECTRONICS JOURNAL, 2016, 53 : 25 - 34