Subthreshold Leakage Reduction: A Comparative Study of SCL and CMOS Design

被引:1
|
作者
Tajalli, Armin [1 ]
Leblebici, Yusuf [1 ]
机构
[1] Ecole Polytech Fed Lausanne, LSM, CH-1015 Lausanne, Switzerland
关键词
CIRCUITS;
D O I
10.1109/ISCAS.2009.5118322
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The large subthreshold leakage current of static CMOS logic circuits designed in modern nanometer-scale technologies is one of the main barriers for implementing ultra-low power digital systems. Subthreshold source-coupled logic (STSCL) circuits are based on an NMOS differential pair that is switching a constant tail bias current between the two output branches while biased at very low current levels. The power consumption of each STSCL gate depends on the tail bias current that can be controlled very well even for current levels in the range of few tens of pico-Amperes. The precise control on the power consumption of each gate, makes this topology very attractive for ultra-low power applications, where the power consumption of conventional static CMOS system is practically limited by the subthreshold leakage current. In this work, an analytical approach supported by simulation and measurement results will be presented to study the main issues in design of ultra-low power static CMOS and STSCL systems.
引用
收藏
页码:2553 / 2556
页数:4
相关论文
共 50 条
  • [31] INDEP approach for leakage reduction in nanoscale CMOS circuits
    Sharma, Vijay Kumar
    Pattanaik, Manisha
    Raj, Balwinder
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (02) : 200 - 215
  • [32] Analysis and Design of the Classical CMOS Schmitt Trigger in Subthreshold Operation
    Pasini Melek, Luiz Alberto
    da Silva, Anselmo Luis, Jr.
    Schneider, Marcio Cherem
    Galup-Montoro, Carlos
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (04) : 869 - 878
  • [33] Study of New PMSM Design for Leakage Magnetic Flux Reduction
    Ahn, Han-Woong
    Jun, Hyun-Woo
    Lee, Hyung-Woo
    Go, Sung-Chul
    Lee, Ju
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2016, 11 (05) : 1311 - 1315
  • [34] A 200 mV low leakage current subthreshold SRAM bitcell in a 130 nm CMOS process
    柏娜
    吕白涛
    Journal of Semiconductors, 2012, (06) : 95 - 100
  • [35] Adaptive subthreshold leakage reduction through N/P wells reverse biasing
    Dallavalle, C
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 16 - 16
  • [36] Evaluation of dual-ONOFIC method for subthreshold leakage reduction in domino circuit
    Magraiya, Vijay Kumar
    Gupta, Tarun Kumar
    Verma, Rajesh
    Pandey, Amit Kumar
    Kori, Shiv Prasad
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 112 (01) : 134 - 150
  • [37] A 200 mV low leakage current subthreshold SRAM bitcell in a 130 nm CMOS process
    Bai Na
    Lu Baitao
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (06)
  • [38] Efficient CMOS subthreshold leakage analysis with improved stack based models in presence of parameter variations
    Garg, L.
    Sahula, V.
    ELECTRONICS LETTERS, 2013, 49 (10) : 644 - 645
  • [39] Digital Design using CMOS and. Hybrid CMOS/Memristor Gates: A Comparative Study
    Ibrahim, Nada
    Salah, Sara
    Safar, Mona
    El-Kharashi, M. Watheq
    PROCEEDINGS OF 2018 13TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES), 2018, : 225 - 229
  • [40] Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits
    Roy, K
    Mukhopadhyay, S
    Mahmoodi-Meimand, H
    PROCEEDINGS OF THE IEEE, 2003, 91 (02) : 305 - 327