共 50 条
- [1] Investigation of gate to contact spacing effect on ESD robustness of salicided deep submicron single finger NMOS transistors 40TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2002, : 148 - 155
- [3] Performance Analysis of 22 nm Deep Submicron NMOS Transistors PROCEEDINGS OF THE SIXTH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ASQED 2015, 2015, : 123 - 126
- [4] Impact of technology scaling on the 1/f noise of thin and thick gate oxide deep submicron NMOS transistors IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2004, 151 (05): : 415 - 421
- [6] Non-uniform bipolar conduction in single finger NMOS transistors and implications for deep submicron ESD design 39TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM 2001, 2001, : 226 - 234
- [7] Turn-on speed of grounded gate nMOS ESD protection transistors MICROELECTRONICS AND RELIABILITY, 1996, 36 (11-12): : 1735 - 1738
- [9] Impact of a Deep Junction Coupled with a Short Channel Length on the ESD Robustness of a Grounded Gate NMOS Clamp 2023 45TH ANNUAL EOS/ESD SYMPOSIUM, EOS/ESD, 2023,