Impact of gate-to-contact spacing on ESD performance of salicided deep submicron NMOS transistors

被引:13
|
作者
Oh, KH [1 ]
Duvvury, C
Banerjee, K
Dutton, RW
机构
[1] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
[2] Texas Instruments Inc, Silicon Technol Dev, Dallas, TX 75243 USA
[3] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
关键词
ballast resistance; CMOS technology; electrostatic discharge; gate-to-contact spacing; NMOS transistor; n-p-n transistor; silicides; substrate bias; thermal capacity;
D O I
10.1109/TED.2002.803627
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrostatic discharge (ESD) failure threshold of NMOS transistors is known to degrade with the use of silicided diffusions owing to insufficient ballast resistance, making them susceptible to current localization, which leads to early ESD failure. In general, the gate-to-contact spacing of salicided devices is known to have little impact on their ESD strength. However, experimental results presented in this paper show that the ESD strength depends on the gate-to-contact spacing independent of the silicided process. Subsequently, a detailed investigation of the influence of gate-to-source and gate-to-drain contact spacings is carried out for a salicided 0.13-mum technology which provides new insight into the behavior of deep submicron ESD protection devices. It is shown that the reduction in current localization and increase in the power dissipating volume with increase in the gate-to-contact spacings are the primary causes of this improvement, which implies that even for silicided processes, the gate-to-contact spacing should be carefully engineered for efficient and robust ESD protection designs.
引用
收藏
页码:2183 / 2192
页数:10
相关论文
共 50 条
  • [1] Investigation of gate to contact spacing effect on ESD robustness of salicided deep submicron single finger NMOS transistors
    Oh, KH
    Duvvury, C
    Banerjee, K
    Dutton, RW
    40TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2002, : 148 - 155
  • [2] Analysis of nonuniform ESD current distribution in deep submicron NMOS transistors
    Oh, KH
    Duvvury, C
    Banerjee, K
    Dutton, RW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (12) : 2171 - 2182
  • [3] Performance Analysis of 22 nm Deep Submicron NMOS Transistors
    Yeap, Kim Ho
    Liew, Jor Gie
    Loh, Siu Hong
    Nisar, Humaira
    Rizman, Zairi Ismael
    PROCEEDINGS OF THE SIXTH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ASQED 2015, 2015, : 123 - 126
  • [4] Impact of technology scaling on the 1/f noise of thin and thick gate oxide deep submicron NMOS transistors
    Chew, KW
    Yeo, KS
    Chu, SF
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2004, 151 (05): : 415 - 421
  • [5] Flicker noise in deep submicron nMOS transistors
    Lukyanchikova, N
    Garbar, N
    Petrichuk, M
    Simoen, E
    Claeys, C
    SOLID-STATE ELECTRONICS, 2000, 44 (07) : 1239 - 1245
  • [6] Non-uniform bipolar conduction in single finger NMOS transistors and implications for deep submicron ESD design
    Oh, KH
    Duvvury, C
    Salling, C
    Banerjee, K
    Dutton, RW
    39TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM 2001, 2001, : 226 - 234
  • [7] Turn-on speed of grounded gate nMOS ESD protection transistors
    Meneghesso, G
    Luchies, JRM
    Kuper, FG
    Mouthaan, AJ
    MICROELECTRONICS AND RELIABILITY, 1996, 36 (11-12): : 1735 - 1738
  • [8] Influence of gate length on ESD-performance for deep submicron CMOS technology
    Bock, K
    Keppens, B
    De Heyn, V
    Groeseneken, G
    Ching, LY
    Naem, A
    MICROELECTRONICS RELIABILITY, 2001, 41 (03) : 375 - 383
  • [9] Impact of a Deep Junction Coupled with a Short Channel Length on the ESD Robustness of a Grounded Gate NMOS Clamp
    Hopper, Casey
    Gallerano, Antonio
    Sankaralingam, Raj
    2023 45TH ANNUAL EOS/ESD SYMPOSIUM, EOS/ESD, 2023,
  • [10] Gate engineering for deep-submicron CMOS transistors
    Yu, B
    Ju, DH
    Lee, WC
    Kepler, N
    King, TJ
    Hu, CM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (06) : 1253 - 1262