Impact of gate-to-contact spacing on ESD performance of salicided deep submicron NMOS transistors

被引:13
|
作者
Oh, KH [1 ]
Duvvury, C
Banerjee, K
Dutton, RW
机构
[1] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
[2] Texas Instruments Inc, Silicon Technol Dev, Dallas, TX 75243 USA
[3] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
关键词
ballast resistance; CMOS technology; electrostatic discharge; gate-to-contact spacing; NMOS transistor; n-p-n transistor; silicides; substrate bias; thermal capacity;
D O I
10.1109/TED.2002.803627
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrostatic discharge (ESD) failure threshold of NMOS transistors is known to degrade with the use of silicided diffusions owing to insufficient ballast resistance, making them susceptible to current localization, which leads to early ESD failure. In general, the gate-to-contact spacing of salicided devices is known to have little impact on their ESD strength. However, experimental results presented in this paper show that the ESD strength depends on the gate-to-contact spacing independent of the silicided process. Subsequently, a detailed investigation of the influence of gate-to-source and gate-to-drain contact spacings is carried out for a salicided 0.13-mum technology which provides new insight into the behavior of deep submicron ESD protection devices. It is shown that the reduction in current localization and increase in the power dissipating volume with increase in the gate-to-contact spacings are the primary causes of this improvement, which implies that even for silicided processes, the gate-to-contact spacing should be carefully engineered for efficient and robust ESD protection designs.
引用
收藏
页码:2183 / 2192
页数:10
相关论文
共 50 条
  • [31] Analyzing the Impact of Bootstrapped ADC with Augmented NMOS Sleep Transistors Configuration on Performance Parameters
    Prateek Jain
    Shyam Akashe
    Circuits, Systems, and Signal Processing, 2014, 33 : 2009 - 2025
  • [32] Analyzing the Impact of Bootstrapped ADC with Augmented NMOS Sleep Transistors Configuration on Performance Parameters
    Jain, Prateek
    Akashe, Shyam
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (07) : 2009 - 2025
  • [33] The influence of polysilicon gate morphology on dopant activation and deactivation kinetics in deep-submicron CMOS transistors
    Cubaynes, FN
    Stolk, PA
    Verhoeven, J
    Roozeboom, F
    Woerlee, PH
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2001, 4 (04) : 351 - 356
  • [34] Analysis of quasi double gate method for performance prediction of deep submicron double gate SOI MOSFETs
    Kranti, A
    Chung, TM
    Flandre, D
    Raskin, JP
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2005, 20 (05) : 423 - 429
  • [35] Design to avoid the over-gate-driven effect on ESD protection circuits in deep-submicron CMOS processes
    Ker, MD
    Chen, WY
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 445 - 450
  • [36] Impact of the Gate Dielectric on Contact Resistance in High-Mobility Organic Transistors
    Paterson, Alexandra F.
    Mottram, Alexander D.
    Faber, Hendrik
    Niazi, Muhammad R.
    Fei, Zhuping
    Heeney, Martin
    Anthopoulos, Thomas D.
    ADVANCED ELECTRONIC MATERIALS, 2019, 5 (05):
  • [37] Channel hot carrier impact on the reliability performance of PMOS submicron transistors.
    Kitagawa, H
    Baumann, R
    Takigasaki, I
    Maeda, K
    Ohashi, Y
    Kikuchi, Y
    Murata, S
    PROCEEDINGS OF THE 1997 6TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 1997, : 125 - 126
  • [38] Influence of gate length on ESD-performance for deep sub micron CMOS technology
    Bock, K
    Keppens, B
    De Heyn, V
    Groeseneken, G
    Ching, LY
    Naem, A
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS, 1999, 1999, : 95 - 104
  • [39] Impact of deep and tail trap states on the electrical performance of double-gate ZnO thin film transistors
    Jaiswal, Saurabh
    Singh, Jitendra
    Goswami, Manish
    Kandpal, Kavindra
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2025, 40 (01)
  • [40] The impact of in-situ rapid thermal gate dielectric processes on deep submicron MOSFETs
    Zhang, KX
    Osburn, CM
    SOLID-STATE ELECTRONICS, 1997, 41 (04) : 619 - 625