The impact of in-situ rapid thermal gate dielectric processes on deep submicron MOSFETs

被引:4
|
作者
Zhang, KX
Osburn, CM
机构
[1] DUKE UNIV,DEPT ELECT ENGN,DURHAM,NC 27708
[2] N CAROLINA STATE UNIV,DEPT ELECT & COMP ENGN,RALEIGH,NC 27695
基金
美国国家科学基金会;
关键词
D O I
10.1016/S0038-1101(96)00195-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance MOSFETs having effective channel lengths of 0.18+/-0.06 mu m were individually optimized and fabricated with four different gate dielectrics, including Furnace,rapid thermal oxides (RTO), rapid thermal chemical vapor deposited (RTCVD) and remote plasma enhanced chemical vapor deposited (RPECVD). The advantages of the shallower channel profiles offered by the low-thermal budget gate dielectric processes were identified through the design of channel doping profiles for the different gate dielectrics. Excellent device electrical characteristics were achieved for all four cases: I(sat)similar to 410 mu A mu m(-1); I-off <10 pA mu m(-1); Delta V-t, due to short channel and DIBL effects, similar to 100 mV; and maximum I-sub <0.1 mu A mu m(-1). The measurements of device channel mobility indicated that the deposited gate oxides (RTCVD and RPECVD) gave a rougher Si/SiO2 interface than the grown ones. The characterization of device reliability by channel hot-carrier stress showed that RTO and RTCVD oxides gave about the same hot-carrier resistance as Furnace oxides, while RPECVD oxides, not having a thermally-grown interface, were appreciably lower. (C) 1997 Elsevier Science Ltd.
引用
收藏
页码:619 / 625
页数:7
相关论文
共 50 条
  • [1] RELIABILITY OF IN-SITU RAPID THERMAL GATE DIELECTRICS IN DEEP-SUBMICROMETER MOSFETS
    ZHANG, KX
    OSBURN, CM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (12) : 2181 - 2188
  • [2] Gate and substrate currents in deep submicron MOSFETs
    Szelag, B
    Balestra, F
    Ghibaudo, G
    Dutoit, M
    JOURNAL DE PHYSIQUE IV, 1996, 6 (C3): : 61 - 66
  • [3] Direct Tunneling gate current in deep submicron MOSFETs
    Zaman, S
    Haque, A
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES, VOL 1 & 2, 2002, 4746 : 742 - 745
  • [4] Impact of additional LDD rapid thermal annealing on submicron n-MOSFETs
    Qian, WS
    Vincent, KWL
    Wang, YW
    Li, YS
    Mani, PS
    Manju, S
    Benistant, F
    Chu, S
    ASCMC 2003: IEEE/SEMI (R) ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP, PROCEEDINGS, 2003, : 234 - 237
  • [6] Analytical modeling of thermal noise in deep submicron MOSFETs
    Lu, Zhi-Qiang
    Lai, Feng-Chang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 59 (02) : 185 - 189
  • [7] Analysis of the Drain Thermal Noise for Deep Submicron MOSFETs
    Ji, Yuancheng
    Nan, Lan
    Mouthaan, Koen
    APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 1659 - 1662
  • [8] Analytical modeling of thermal noise in deep submicron MOSFETs
    Zhi-Qiang Lu
    Feng-Chang Lai
    Analog Integrated Circuits and Signal Processing, 2009, 59 : 185 - 189
  • [9] High performance deep-submicron n-MOSFETs by nitrogen implantation and in-situ HF vapor clean
    Chen, Jiann Heng
    Lei, Tan Fu
    Chen, Chia Lin
    Chao, Tien Sheng
    Wen, Wen Ying
    Chen, Kuag Ting
    Annual Proceedings - Reliability Physics (Symposium), 2000, : 180 - 185
  • [10] THE EFFECTS OF RAPID THERMAL-PROCESSING ON ULTRA-SHALLOW JUNCTIONS FOR DEEP-SUBMICRON MOSFETS
    LIU, R
    LU, CY
    SUNG, JJ
    PAI, CS
    TSAI, NS
    SOLID-STATE ELECTRONICS, 1995, 38 (08) : 1473 - 1477