Impact of gate-to-contact spacing on ESD performance of salicided deep submicron NMOS transistors

被引:13
|
作者
Oh, KH [1 ]
Duvvury, C
Banerjee, K
Dutton, RW
机构
[1] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
[2] Texas Instruments Inc, Silicon Technol Dev, Dallas, TX 75243 USA
[3] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
关键词
ballast resistance; CMOS technology; electrostatic discharge; gate-to-contact spacing; NMOS transistor; n-p-n transistor; silicides; substrate bias; thermal capacity;
D O I
10.1109/TED.2002.803627
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrostatic discharge (ESD) failure threshold of NMOS transistors is known to degrade with the use of silicided diffusions owing to insufficient ballast resistance, making them susceptible to current localization, which leads to early ESD failure. In general, the gate-to-contact spacing of salicided devices is known to have little impact on their ESD strength. However, experimental results presented in this paper show that the ESD strength depends on the gate-to-contact spacing independent of the silicided process. Subsequently, a detailed investigation of the influence of gate-to-source and gate-to-drain contact spacings is carried out for a salicided 0.13-mum technology which provides new insight into the behavior of deep submicron ESD protection devices. It is shown that the reduction in current localization and increase in the power dissipating volume with increase in the gate-to-contact spacings are the primary causes of this improvement, which implies that even for silicided processes, the gate-to-contact spacing should be carefully engineered for efficient and robust ESD protection designs.
引用
收藏
页码:2183 / 2192
页数:10
相关论文
共 50 条
  • [41] Critical Impact of Gate Dielectric Interfaces on the Contact Resistance of High-Performance Organic Field-Effect Transistors
    Liu, Chuan
    Xu, Yong
    Li, Yun
    Scheideler, William
    Minari, Takeo
    JOURNAL OF PHYSICAL CHEMISTRY C, 2013, 117 (23): : 12337 - 12345
  • [42] IMPACT OF GATE COUPLING AND MISALIGNMENT ON PERFORMANCE OF DOUBLE-GATE ORGANIC THIN FILM TRANSISTORS
    Han, Jing-Wen
    Sun, Lei
    Xu, Hao
    Zhang, Yi-Bo
    Zhang, Sheng-Dong
    Wang, Yi
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [43] Impact of gate coupling and misalignment on performance of double-gate organic thin film transistors
    Han, Jingwen
    Sun, Lei
    Xu, Hao
    Zhang, Yibo
    Zhang, Shengdong
    Wang, Yi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
  • [44] Impact of device architecture on performance and reliability of deep submicron SOI MOSFETs
    Balestra, F.
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2000, 21 (10): : 937 - 954
  • [45] Improvement in hot carrier lifetime as a function of N2 ion implantation before gate oxide growth in deep submicron NMOS devices
    Guarin, FJ
    Rauch, SE
    La Rosa, G
    Brelsford, K
    IEEE ELECTRON DEVICE LETTERS, 1999, 20 (12) : 602 - 604
  • [46] Development of a deep-submicron CMOS process for fabrication of high performance 0.25 μm transistors
    Aquilino, Michael
    Fuller, Lynn F.
    SIXTEENTH BIENNIAL UNIVERSITY/GOVERNMENT/INDUSTRY MICROELECTRONICS SYMPOSIUM, PROCEEDINGS, 2006, : 7 - +
  • [47] Reduced impact of induced gate noise on inductively degenerated LNAs in deep submicron CMOS technologies
    Rossi, P
    Svelto, F
    Mazzanti, A
    Andreani, P
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2005, 42 (01) : 31 - 36
  • [48] Reduced Impact of Induced Gate Noise on Inductively Degenerated LNAs in Deep Submicron CMOS Technologies
    Paolo Rossi
    Francesco Svelto
    Andrea Mazzanti
    Pietro Andreani
    Analog Integrated Circuits and Signal Processing, 2004, 42 (1) : 31 - 36
  • [49] Reduced Impact of Induced Gate Noise on Inductively Degenerated LNAs in Deep Submicron CMOS Technologies
    Paolo Rossi
    Francesco Svelto
    Andrea Mazzanti
    Pietro Andreani
    Analog Integrated Circuits and Signal Processing, 2005, 42 : 31 - 36
  • [50] Effects of inelastic scattering on direct tunneling gate leakage current in deep submicron metal-oxide-semiconductor transistors
    Alam, K
    Zaman, S
    Chowdhury, MM
    Khan, MR
    Haque, A
    JOURNAL OF APPLIED PHYSICS, 2002, 92 (02) : 937 - 943