Analysis of nonuniform ESD current distribution in deep submicron NMOS transistors

被引:37
|
作者
Oh, KH
Duvvury, C
Banerjee, K
Dutton, RW
机构
[1] Texas Instruments Inc, Silicon Technol Dev, Dallas, TX 75243 USA
[2] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
关键词
deep-submicron CMOS; electrostatic discharges; ESD protection; nonuniform electrostatic discharge current distribution; single-finger NMOS;
D O I
10.1109/TED.2002.805049
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a detailed study of the nonuniform bipolar conduction phenomenon under electrostatic discharge (ESD) events in single-finger NMOS transistors and analyzes its implications for the design of ESD protection for deep-submicron CMOS technologies. It is shown that the uniformity of the bipolar current distribution under ESD conditions is severely degraded depending on device finger width (W) and significantly influenced by the substrate and gate-bias conditions as well. This nonuniform current distribution is identified as a root cause of the severe reduction in ESD failure threshold current for the devices with advanced silicided processes. Additionally, the concept of an intrinsic second breakdown triggering current (I-t2i) is introduced, which is substrate-bias independent and represents the maximum achievable ESD failure strength for a given technology. With this improved understanding of ESD behavior involved in advanced devices, an efficient design window can be constructed for robust deep submicron ESD protection.
引用
收藏
页码:2171 / 2182
页数:12
相关论文
共 50 条
  • [1] Performance Analysis of 22 nm Deep Submicron NMOS Transistors
    Yeap, Kim Ho
    Liew, Jor Gie
    Loh, Siu Hong
    Nisar, Humaira
    Rizman, Zairi Ismael
    PROCEEDINGS OF THE SIXTH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ASQED 2015, 2015, : 123 - 126
  • [2] Impact of gate-to-contact spacing on ESD performance of salicided deep submicron NMOS transistors
    Oh, KH
    Duvvury, C
    Banerjee, K
    Dutton, RW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (12) : 2183 - 2192
  • [3] Flicker noise in deep submicron nMOS transistors
    Lukyanchikova, N
    Garbar, N
    Petrichuk, M
    Simoen, E
    Claeys, C
    SOLID-STATE ELECTRONICS, 2000, 44 (07) : 1239 - 1245
  • [4] Investigation of gate to contact spacing effect on ESD robustness of salicided deep submicron single finger NMOS transistors
    Oh, KH
    Duvvury, C
    Banerjee, K
    Dutton, RW
    40TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2002, : 148 - 155
  • [5] Non-uniform bipolar conduction in single finger NMOS transistors and implications for deep submicron ESD design
    Oh, KH
    Duvvury, C
    Salling, C
    Banerjee, K
    Dutton, RW
    39TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM 2001, 2001, : 226 - 234
  • [6] Substrate current, gate current and lifetime prediction of deep-submicron nMOS devices
    Cui, Z
    Liou, JJ
    Yue, Y
    Wong, H
    SOLID-STATE ELECTRONICS, 2005, 49 (03) : 505 - 511
  • [7] AN INVESTIGATION OF THE NATURE AND MECHANISMS OF ESD DAMAGE IN NMOS TRANSISTORS
    AMERASEKERA, EA
    CAMPBELL, DS
    SOLID-STATE ELECTRONICS, 1989, 32 (03) : 199 - 206
  • [8] NONUNIFORM ESD CURRENT DISTRIBUTION DUE TO IMPROPER METAL ROUTING
    KRIEGER, G
    JOURNAL OF ELECTROSTATICS, 1992, 29 (01) : 41 - 53
  • [9] IMPROVING THE ESD FAILURE THRESHOLD OF SILICIDED NMOS OUTPUT TRANSISTORS BY ENSURING UNIFORM CURRENT FLOW
    POLGREEN, T
    CHATTERJEE, A
    ELECTRICAL OVERSTRESS / ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS 1989, 1989, : 167 - 174
  • [10] An improved substrate current model for deep submicron CMOS transistors
    Li, W
    Yuan, JS
    Chetlur, S
    Zhou, J
    Oates, AS
    2000 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2000, : 146 - 148