Approaches to extra low voltage DRAM operation by SOI-DRAM

被引:13
|
作者
Eimori, T [1 ]
Oashi, T
Morishita, F
Iwamatsu, T
Yamaguchi, Y
Okuda, F
Shimomura, K
Shimano, H
Sakashita, N
Arimoto, K
Inoue, Y
Komori, S
Inuishi, M
Nishimura, T
Miyoshi, H
机构
[1] Mitsubishi Elect Co, ULSI Lab, Itami, Hyogo 664, Japan
[2] Mitsubishi Elect Co, Adv R&D Ctr, Itami, Hyogo 664, Japan
关键词
DRAM; high-speed circuits/devices; silicon-on-insulator;
D O I
10.1109/16.669509
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The newly designed scheme 16 MDRAM/SOI has been successfully realized and the functional DRAM operation has been obtained at very low supply voltage below 1 V. The key process and circuit technologies for low-voltage/high-speed SOI-DRAM will be described here. The extra low voltage DRAM technologies are composed of the modified MESA isolation without parasitic MOS operation, the dual gate SOI-MOSFET's with tied or Boating bodies optimized for DRAM specific circuits, the conventional stacked capacitor with increased capacitance by thinner dielectric film, and the other bulk-Si compatible DRAM structure. Moreover, a body bias control technique was applied for body-tied MOSFET's to realize high performance even at low voltage. Integrating the above technologies in the newly designed 0.5-mu m 16 MDRAM, high-speed DRAM operation of less than 50 ns has been obtained at low supply voltage of 1 V.
引用
收藏
页码:1000 / 1009
页数:10
相关论文
共 50 条
  • [1] Circuit technology for giga-bit/low voltage operating SOI-DRAM
    Yasuoka, A
    Arimoto, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (03) : 436 - 442
  • [2] AN SOI-DRAM WITH WIDE OPERATING VOLTAGE RANGE BY CMOS/SIMOX TECHNOLOGY
    SUMA, K
    TSURUDA, T
    HIDAKA, H
    EIMORI, T
    OASHI, T
    YAMAGUCHI, Y
    IWAMATSU, T
    HIROSE, M
    MORISHITA, F
    ARIMOTO, K
    FUJISHIMA, K
    INOUE, Y
    NISHIMURA, T
    YOSHIHARA, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (11) : 1323 - 1329
  • [3] 16Mb SOI-DRAM Technologies for Sub-1Volt Operation
    Eimori, T.
    Oashi, T.
    Yamaguchi, Y.
    Shimomura, K.
    Mitsubishi Denki Giho, 71 (03):
  • [4] Analysis and optimization of floating body cell operation for high-speed SOI-DRAM
    Morishita, F
    Yamaguchi, Y
    Eimori, T
    Oashi, T
    Arimoto, K
    Inoue, Y
    Nishimura, T
    Yamada, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (03) : 544 - 552
  • [5] SOI-DRAM circuit technologies: For low power high speed multigiga scale memories
    Kuge, S
    Morishita, F
    Tsuruda, T
    Tomishima, S
    Tsukude, M
    Yamagata, T
    Arimoto, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (04) : 586 - 591
  • [6] A long data retention SOI-DRAM with the body refresh function
    Tomishima, S
    Morishita, F
    Tsukude, M
    Yamagata, T
    Arimoto, K
    1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS, 1996, : 198 - 199
  • [7] SOI-DRAM circuit technologies for low power high speed multigiga scale memories
    Kuge, S
    Morishita, F
    Tsuruda, T
    Tomishima, S
    Tsukude, M
    Yamagata, T
    Arimoto, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (07) : 997 - 1002
  • [8] Alpha-particle-induced collected charge model in SOI-DRAM's
    Satoh, S
    Tosaka, Y
    Suzuki, K
    Itakura, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (02) : 388 - 395
  • [9] Features of SOI DRAM's and their potential for low-voltage and/or giga-bit scale DRAM's
    Yamaguchi, Y
    Oashi, T
    Eimori, T
    Iwamatsu, T
    Miyamoto, S
    Suma, K
    Tsuruda, T
    Morishita, F
    Hirose, M
    Hidaka, H
    Arimoto, K
    Fujishima, K
    Inoue, Y
    Nishimura, T
    Miyoshi, H
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (06): : 772 - 780
  • [10] A High Speed Low Power Capacitorless SOI-DRAM Cell Using Impact Ionization and GIDL Effect
    Hou, Jianing
    Shao, Zhibiao
    Miao, Xin
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 517 - 520