Approaches to extra low voltage DRAM operation by SOI-DRAM

被引:13
|
作者
Eimori, T [1 ]
Oashi, T
Morishita, F
Iwamatsu, T
Yamaguchi, Y
Okuda, F
Shimomura, K
Shimano, H
Sakashita, N
Arimoto, K
Inoue, Y
Komori, S
Inuishi, M
Nishimura, T
Miyoshi, H
机构
[1] Mitsubishi Elect Co, ULSI Lab, Itami, Hyogo 664, Japan
[2] Mitsubishi Elect Co, Adv R&D Ctr, Itami, Hyogo 664, Japan
关键词
DRAM; high-speed circuits/devices; silicon-on-insulator;
D O I
10.1109/16.669509
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The newly designed scheme 16 MDRAM/SOI has been successfully realized and the functional DRAM operation has been obtained at very low supply voltage below 1 V. The key process and circuit technologies for low-voltage/high-speed SOI-DRAM will be described here. The extra low voltage DRAM technologies are composed of the modified MESA isolation without parasitic MOS operation, the dual gate SOI-MOSFET's with tied or Boating bodies optimized for DRAM specific circuits, the conventional stacked capacitor with increased capacitance by thinner dielectric film, and the other bulk-Si compatible DRAM structure. Moreover, a body bias control technique was applied for body-tied MOSFET's to realize high performance even at low voltage. Integrating the above technologies in the newly designed 0.5-mu m 16 MDRAM, high-speed DRAM operation of less than 50 ns has been obtained at low supply voltage of 1 V.
引用
收藏
页码:1000 / 1009
页数:10
相关论文
共 50 条
  • [21] SOI device technology for low-power logic and DRAM LSIs
    Maegawa, S
    Ipposhi, T
    Yamaguchi, Y
    Iwamatsu, T
    Maeda, S
    Oashi, T
    Ueda, K
    Nii, K
    Shimomura, K
    Nishimura, T
    PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON SILICON-ON-INSULATOR TECHNOLOGY AND DEVICES, 1997, 97 (23): : 352 - 358
  • [22] 16Mb DRAM/SOI technologies for sub-1V operation
    Oashi, T
    Eimori, T
    Morishita, F
    Iwamatsu, T
    Yamaguchi, Y
    Okuda, F
    Shimomura, K
    Shimano, H
    Sakashita, N
    Arimoto, K
    Inoue, Y
    Komori, S
    Inuishi, M
    Nishimura, T
    Miyoshi, H
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 609 - 612
  • [23] Vertical Double Gate Z-RAM technology with remarkable low voltage operation for DRAM application
    Kim, Joong-Sik
    Chung, Sung-Woong
    Jang, Tae-Su
    Lee, Seung-Hwan
    Son, Dong-Hee
    Chung, Seoung-Ju
    Hwang, Sang-Min
    Banna, Srinivasa
    Bhardwaj, Sunil
    Gupta, Mayank
    Kwon, Jungtae
    Kim, David
    Popov, Greg
    Gopinath, Venkatesh
    Van Buskirk, Michael
    Cho, Sang-Hoon
    Roh, Jae-Sung
    Hong, Sung-Joo
    Park, Sung-Wook
    2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, : 163 - +
  • [24] Tiered-Latency DRAM: A Low Latency and Low Cost DRAM Architecture
    Lee, Donghyuk
    Kim, Yoongu
    Seshadri, Vivek
    Liu, Jamie
    Subramanian, Lavanya
    Mutlu, Onur
    19TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA2013), 2013, : 615 - 626
  • [25] DEVELOPMENT OF LOW OPERATING VOLTAGE 64-MBIT DRAM
    KAGAMI, A
    TSUKADA, S
    KUWABARA, S
    NISHIMOTO, S
    NEC RESEARCH & DEVELOPMENT, 1995, 36 (01): : 72 - 82
  • [26] The analysis of the stacked surrounding gate transistor (S-SGT) DRAM for the high speed and low voltage operation
    Endoh, T
    Shinmei, K
    Sakuraba, H
    Masuoka, F
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (09) : 1491 - 1498
  • [27] Novel 1T DRAM Cell for Low-Voltage Operation and Long Data Retention Time
    Lee, Woojun
    Kim, Kwangsoo
    Choi, Woo Young
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (01) : 110 - 115
  • [28] Skinflint DRAM System: Minimizing DRAM Chip Writes for Low Power
    Lee, Yebin
    Kim, Soontae
    Hong, Seokin
    Lee, Jongmin
    19TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA2013), 2013, : 25 - 34
  • [29] Multiple Clone Row DRAM: A Low Latency and Area Optimized DRAM
    Choi, Jungwhan
    Shin, Wongyu
    Jang, Jaemin
    Suh, Jinwoong
    Kwon, Yongkee
    Moon, Youngsuk
    Kim, Lee-Sup
    2015 ACM/IEEE 42ND ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2015, : 223 - 234
  • [30] High-performance embedded SOI DRAM architecture for the low-power supply
    Yamauchi, T
    Morisita, F
    Maeda, S
    Arimoto, K
    Fujishima, K
    Ozaki, H
    Yoshihara, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) : 1169 - 1178