Approaches to extra low voltage DRAM operation by SOI-DRAM

被引:13
|
作者
Eimori, T [1 ]
Oashi, T
Morishita, F
Iwamatsu, T
Yamaguchi, Y
Okuda, F
Shimomura, K
Shimano, H
Sakashita, N
Arimoto, K
Inoue, Y
Komori, S
Inuishi, M
Nishimura, T
Miyoshi, H
机构
[1] Mitsubishi Elect Co, ULSI Lab, Itami, Hyogo 664, Japan
[2] Mitsubishi Elect Co, Adv R&D Ctr, Itami, Hyogo 664, Japan
关键词
DRAM; high-speed circuits/devices; silicon-on-insulator;
D O I
10.1109/16.669509
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The newly designed scheme 16 MDRAM/SOI has been successfully realized and the functional DRAM operation has been obtained at very low supply voltage below 1 V. The key process and circuit technologies for low-voltage/high-speed SOI-DRAM will be described here. The extra low voltage DRAM technologies are composed of the modified MESA isolation without parasitic MOS operation, the dual gate SOI-MOSFET's with tied or Boating bodies optimized for DRAM specific circuits, the conventional stacked capacitor with increased capacitance by thinner dielectric film, and the other bulk-Si compatible DRAM structure. Moreover, a body bias control technique was applied for body-tied MOSFET's to realize high performance even at low voltage. Integrating the above technologies in the newly designed 0.5-mu m 16 MDRAM, high-speed DRAM operation of less than 50 ns has been obtained at low supply voltage of 1 V.
引用
收藏
页码:1000 / 1009
页数:10
相关论文
共 50 条
  • [41] ELP2IM: Efficient and Low Power Bitwise Operation Processing in DRAM
    Xin, Xin
    Zhang, Youtao
    Yang, Jun
    2020 IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA 2020), 2020, : 303 - 314
  • [42] Closed yet Open DRAM: Achieving Low Latency and High Performance in DRAM Memory Systems
    Subramanian, Lavanya
    Vaidyanathan, Kaushik
    Nori, Anant
    Subramoney, Sreenivas
    Karnik, Tanay
    Wang, Hong
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [43] A Negative Charge Pump Using Enhanced Pumping Clock for Low-Voltage DRAM
    Lee, Choongkeun
    Yim, Taegun
    Yoon, Hongil
    ELECTRONICS, 2020, 9 (11) : 1 - 11
  • [44] Extending Non-Volatile Operation to DRAM Cells
    Wei, Wei
    Namba, Kazuteru
    Lombardi, Fabrizio
    IEEE ACCESS, 2013, 1 : 758 - 769
  • [45] Body-contacted SOI MOSFET structure and its application to DRAM
    Koh, YH
    Oh, MR
    Lee, JW
    Yang, JW
    Lee, WC
    Kim, HK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (05) : 1063 - 1070
  • [46] Low-voltage DRAM sensing scheme with offset-cancellation sense amplifier
    Hong, S
    Kim, E
    Wee, JK
    Lee, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (10) : 1356 - 1360
  • [47] Partial SOI type isolation for improvement of DRAM cell transistor characteristics
    Lee, MJ
    Cho, JH
    Lee, SD
    Ahn, JH
    Kim, JW
    Park, SW
    Park, YJ
    Min, HS
    IEEE ELECTRON DEVICE LETTERS, 2005, 26 (05) : 332 - 334
  • [48] Low-voltage, high-speed circuit designs for gigabit DRAM's
    Lee, K
    Kim, C
    Ryu, DR
    Sim, JH
    Lee, SB
    Moon, BS
    Kim, KY
    Kim, NJ
    Yoo, SM
    Yoon, H
    Yoo, JH
    Cho, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (05) : 642 - 648
  • [49] Advanced controlling scheme for a DRAM voltage generator system
    Weinfurtner, O
    Storaska, D
    Hsu, L
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (04) : 552 - 563
  • [50] Low temperature capacitor technology for embedded DRAM
    Lo, CG
    Yu, CH
    Chien, WTK
    Huang, CHJ
    2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 105 - 108