Approaches to extra low voltage DRAM operation by SOI-DRAM

被引:13
|
作者
Eimori, T [1 ]
Oashi, T
Morishita, F
Iwamatsu, T
Yamaguchi, Y
Okuda, F
Shimomura, K
Shimano, H
Sakashita, N
Arimoto, K
Inoue, Y
Komori, S
Inuishi, M
Nishimura, T
Miyoshi, H
机构
[1] Mitsubishi Elect Co, ULSI Lab, Itami, Hyogo 664, Japan
[2] Mitsubishi Elect Co, Adv R&D Ctr, Itami, Hyogo 664, Japan
关键词
DRAM; high-speed circuits/devices; silicon-on-insulator;
D O I
10.1109/16.669509
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The newly designed scheme 16 MDRAM/SOI has been successfully realized and the functional DRAM operation has been obtained at very low supply voltage below 1 V. The key process and circuit technologies for low-voltage/high-speed SOI-DRAM will be described here. The extra low voltage DRAM technologies are composed of the modified MESA isolation without parasitic MOS operation, the dual gate SOI-MOSFET's with tied or Boating bodies optimized for DRAM specific circuits, the conventional stacked capacitor with increased capacitance by thinner dielectric film, and the other bulk-Si compatible DRAM structure. Moreover, a body bias control technique was applied for body-tied MOSFET's to realize high performance even at low voltage. Integrating the above technologies in the newly designed 0.5-mu m 16 MDRAM, high-speed DRAM operation of less than 50 ns has been obtained at low supply voltage of 1 V.
引用
收藏
页码:1000 / 1009
页数:10
相关论文
共 50 条
  • [31] Experimental low temperature DRAM
    Henkels, W.H., (Publ by IEEE, Piscataway):
  • [32] 0.25 μm merged bulk DRAM and SOI logic using patterned SOI
    Hannon, R
    Iyer, SSK
    Sadana, D
    Rice, JP
    Ho, HL
    Khan, BA
    Iyer, SS
    2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, : 66 - 67
  • [33] A capacitorless 1T-DRAM on SOI based on dynamic coupling and double-gate operation
    Bawedin, Maryline
    Cristoloveanu, Sorin
    Flandre, Denis
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (07) : 795 - 798
  • [34] Transient effects in PD SOI MOSFETs and potential DRAM applications
    Okhonin, S
    Nagoga, M
    Sallese, JM
    Fazan, P
    Faynot, O
    Pontcharra, J
    Cristoloveanu, S
    van Meer, H
    De Meyer, K
    SOLID-STATE ELECTRONICS, 2002, 46 (11) : 1709 - 1713
  • [35] Measurement of transient effects in SOI DRAM/SRAM access transistors
    Wei, A
    Antoniadis, DA
    IEEE ELECTRON DEVICE LETTERS, 1996, 17 (05) : 193 - 195
  • [36] A long data retention SOI DRAM with the body refresh function
    Tomishima, S
    Morishita, F
    Tsukude, M
    Yamagata, T
    Arimoto, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (07) : 899 - 904
  • [37] A study of sense-voltage margins in low-voltage-operating embedded DRAM macros
    Yamazaki, A
    Morishita, F
    Watanabe, N
    Amano, T
    Haraguchi, M
    Noda, H
    Hachisuka, A
    Dosaka, K
    Arimoto, K
    Wake, S
    Ozaki, H
    Yoshihara, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (10) : 2020 - 2027
  • [38] Analysis on Sensing Yield of Voltage Latched Sense Amplifier for Low Power DRAM
    Kim, Suk Min
    Song, Byungkyu
    Oh, Tae Woo
    Jung, Seong-Ook
    2018 14TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2018), 2018, : 65 - 68
  • [39] LATEST DRAM TECHNOLOGY FOR LOW-VOLTAGE, HIGH-DENSITY COMPUTING
    不详
    ELECTRONIC PRODUCT DESIGN, 1995, 16 (09): : S13 - S13
  • [40] LPRAM: A low power DRAM with testability
    Bhattacharjee, S
    Pradhan, DK
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 390 - 393