A High Speed Low Power Capacitorless SOI-DRAM Cell Using Impact Ionization and GIDL Effect

被引:5
|
作者
Hou, Jianing [1 ]
Shao, Zhibiao [1 ]
Miao, Xin [1 ]
机构
[1] Xi An Jiao Tong Univ, Dept Microelect, Xian 710049, Peoples R China
关键词
Capacitorless SOI-DRAM; high speed; low power; DG-FinFET; impact ionization; GIDL;
D O I
10.1109/EDSSC.2009.5394198
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high speed low power capacitorless SOI-DRAM cell using impact ionization and GIDL effect for write "1" operation was proposed. The conventional capacitorless DRAM cell with single mechanism is either high speed or low power, while the proposed DG-FinFET cell employs the efficient integration of impact ionization and GIDL effects by adopting negative bias on back gate to couple the front and back gates, yielding high speed low power performance. The simulation results demonstrate ideal characteristics in both cell operations and power consumption. The write operation of the cell is within ins attributed to the impact ionization effect. Low power consumption is achieved by using GIDL because the coupling between the front and back gates restrains the impact ionization current. The ratio of read "1" and read "0" current is more than 9.38E5. Moreover, the cell is non-destructive in read operation and has large sense margin and great retention characteristics.
引用
收藏
页码:517 / 520
页数:4
相关论文
共 50 条
  • [1] SOI-DRAM circuit technologies: For low power high speed multigiga scale memories
    Kuge, S
    Morishita, F
    Tsuruda, T
    Tomishima, S
    Tsukude, M
    Yamagata, T
    Arimoto, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (04) : 586 - 591
  • [2] SOI-DRAM circuit technologies for low power high speed multigiga scale memories
    Kuge, S
    Morishita, F
    Tsuruda, T
    Tomishima, S
    Tsukude, M
    Yamagata, T
    Arimoto, K
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (07) : 997 - 1002
  • [3] Analysis and optimization of floating body cell operation for high-speed SOI-DRAM
    Morishita, F
    Yamaguchi, Y
    Eimori, T
    Oashi, T
    Arimoto, K
    Inoue, Y
    Nishimura, T
    Yamada, M
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (03) : 544 - 552
  • [4] A design of a capacitorless 1T-DRAM cell using gate-induced drain leakage (GIDL) current for low-power and high-speed embedded memory
    Yoshida, E
    Tanaka, T
    [J]. 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 913 - 916
  • [5] A capacitorless 1T-DRAM technology using gate-induced drain-leakage (GIDL) current for low-power and high-speed embedded memory
    Yoshida, E
    Tanaka, T
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (04) : 692 - 697
  • [6] Design of a high speed, low latency and low power consumption DRAM using two-transistor cell
    Chegeni, Amin
    Hadidi, Khayrollah
    Khoei, Abdollah
    [J]. 2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1167 - 1170
  • [7] A high speed and low power SOI inverter using active body-bias
    Gil, J
    Je, M
    Lee, J
    Shin, H
    [J]. SOLID-STATE ELECTRONICS, 1999, 43 (04) : 791 - 799
  • [8] A high speed and low power SOI inverter using active body-bias
    Gil, J
    Je, M
    Lee, J
    Shin, H
    [J]. 1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 59 - 63
  • [9] High-performance embedded SOI DRAM architecture for the low-power supply
    Yamauchi, T
    Morisita, F
    Maeda, S
    Arimoto, K
    Fujishima, K
    Ozaki, H
    Yoshihara, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) : 1169 - 1178
  • [10] Low-Power and High-Speed DRAM Readout Scheme
    Sharroush, Sherif M.
    [J]. 2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 791 - 794