A High Speed Low Power Capacitorless SOI-DRAM Cell Using Impact Ionization and GIDL Effect

被引:6
|
作者
Hou, Jianing [1 ]
Shao, Zhibiao [1 ]
Miao, Xin [1 ]
机构
[1] Xi An Jiao Tong Univ, Dept Microelect, Xian 710049, Peoples R China
关键词
Capacitorless SOI-DRAM; high speed; low power; DG-FinFET; impact ionization; GIDL;
D O I
10.1109/EDSSC.2009.5394198
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high speed low power capacitorless SOI-DRAM cell using impact ionization and GIDL effect for write "1" operation was proposed. The conventional capacitorless DRAM cell with single mechanism is either high speed or low power, while the proposed DG-FinFET cell employs the efficient integration of impact ionization and GIDL effects by adopting negative bias on back gate to couple the front and back gates, yielding high speed low power performance. The simulation results demonstrate ideal characteristics in both cell operations and power consumption. The write operation of the cell is within ins attributed to the impact ionization effect. Low power consumption is achieved by using GIDL because the coupling between the front and back gates restrains the impact ionization current. The ratio of read "1" and read "0" current is more than 9.38E5. Moreover, the cell is non-destructive in read operation and has large sense margin and great retention characteristics.
引用
收藏
页码:517 / 520
页数:4
相关论文
共 50 条
  • [11] FDSOI Floating Body Cell eDRAM Using Gate-Induced Drain-Leakage (GIDL) Write Current for High Speed and Low Power Applications
    Puget, Sophie
    Bossu, Germain
    Fenouillet-Beranger, Claire
    Perreau, Pierre
    Masson, Pascal
    Mazoyer, Pascale
    Lorenzini, Philippe
    Portal, Jean-Michel
    Bouchakour, Rachid
    Skotnicki, Thomas
    2009 IEEE INTERNATIONAL MEMORY WORKSHOP, 2009, : 28 - +
  • [12] LOW POWER AND IMPROVED SPEED 1T DRAM USING DYNAMIC LOGIC
    Nirmalraj, T.
    Pandiyan, S. K.
    Senthilpari, C.
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2018, 13 (06) : 1636 - 1650
  • [13] A low power L-shaped gate bipolar impact ionization MOSFET based capacitorless one transistor dynamic random access memory cell
    Kamal, Alok Kumar
    Kamal, Neha
    Singh, Jawar
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2021, 60 (06)
  • [14] High Power IGCT Compact Model with Impact Ionization effect
    Lyu, Gang
    Zhou, Wenpeng
    Liu, Jiapeng
    Zeng, Rong
    IECON 2017 - 43RD ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2017, : 1215 - 1219
  • [15] IIA-8 A HIGH-SPEED AND LOW-POWER ON CMOS SOI TECHNOLOGY
    LEE, M
    FUJISHIMA, M
    ASADA, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (11) : 2103 - 2104
  • [16] Investigation of impact ionization in InAs-channel HEMT ford high-speed and low-power applications
    Chang, Chia-Yuan
    Hsu, Heng-Tung
    Chang, Edward Yi
    Kuo, Chien-I
    Datta, Suman
    Radosavljevic, Marko
    Miyamoto, Yasuyuki
    Huang, Guo-Wei
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (10) : 856 - 858
  • [17] A HIGH-SPEED, LOW-POWER BURIED-OXIDE SOI CMOS TECHNOLOGY
    COLINGE, JP
    KAMINS, TI
    CHIANG, SY
    LIU, D
    PENG, S
    RISSMAN, P
    HASHIMOTO, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (11) : 1842 - 1842
  • [18] A high speed graphics DRAM with low power and low noise data bus inversion in 54nm CMOS
    Kwack, Seung-Wook
    Kwack, Kae-Dal
    IEICE ELECTRONICS EXPRESS, 2009, 6 (17): : 1297 - 1303
  • [19] Low-power and high-speed advantages of DRAM-logic integration for multimedia systems
    Watanabe, T
    Fujita, R
    Yanagisawa, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (12): : 1523 - 1531
  • [20] Investigation of Impact Ionization from InxGa1-xAs to InAs Channel HEMTs for High Speed and Low Power Applications
    Kuo, Chien-, I
    Hsu, Heng-Tung
    Chang, Edward Yi
    Chang, Chia-Ta
    Chang, Chia-Yuan
    Miyamoto, Yasuyuki
    2008 IEEE 20TH INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS (IPRM), 2008, : 205 - +