Diminished-1 modulo 2n+1 squarer design

被引:0
|
作者
Vergos, HT [1 ]
Efstathiou, C [1 ]
机构
[1] Univ Patras, Comp Engn & Informat Dept, Patras 26500, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Squarers modulo M are useful design blocks for digital signal processors that internally use a residue number system and for implementing the exponentiators required in cryptographic algorithms. In these applications, some of the most commonly used moduli are those of the form 2(n) + 1. To avoid using (n + 1)-bit circuits, the diminished-1 number system can be effectively used in modulo 2(n) + 1 arithmetic applications. In this paper, for the first time in the open literature, we formally derive modulo 2(n) + 1 squarers that adopt the diminished-1 number system. The resulting implementations are built using only full- or half-adders and a final diminished-1 adder and can therefore be pipelined straightforwardly.
引用
收藏
页码:380 / 386
页数:7
相关论文
共 50 条
  • [21] Handling zero in diminished-one modulo 2n+1 adders
    Efstathiou, C
    Vergos, HT
    Nikolos, D
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2003, 90 (02) : 133 - 144
  • [22] Design and Simulation of Diminished-One Modulo 2n+1 Adder Using Circular Carry Selection
    Singh, Ruchi
    Mishra, R. A.
    [J]. WORLD CONGRESS ON ENGINEERING, WCE 2011, VOL II, 2011, : 1515 - 1518
  • [23] VLSI design of diminished-one modulo 2n+1 adder using circular carry selection
    Lin, Su-Hon
    Sheu, Ming-Hwa
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (09) : 897 - 901
  • [24] Novel modulo 2n+1 multipliers
    Vergos, H. T.
    Efstathiou, C.
    [J]. DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 168 - +
  • [25] (5+2 inverted right perpendicular log n inverted left perpendicular)ΔG diminished-1 modulo-(2n+1) unified adder/subtractor with full zero handling
    Jaberipur, Ghassem
    Belghadr, Armin
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2017, 61 : 95 - 103
  • [26] NOVEL MODULO 2n+1 SUBTRACTORS
    Vassalos, E.
    Bakalis, D.
    Vergos, H. T.
    [J]. 2009 16TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING, VOLS 1 AND 2, 2009, : 597 - +
  • [27] Efficient Modulo 2n+1 Multipliers
    Chen, Jian Wen
    Yao, Ruo He
    Wu, Wei Jing
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (12) : 2149 - 2157
  • [28] Algorithm for modulo (2n+1) multiplication
    Sousa, LA
    [J]. ELECTRONICS LETTERS, 2003, 39 (09) : 752 - 754
  • [29] Corrections to "VLSI Design of Diminished-One Modulo 2n+1 Adder Using Circular Carry Selection"
    Juang, Tso-Bing
    Tsai, Ming-Yu
    Chiu, Chin-Chieh
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (03) : 260 - 261
  • [30] A new formulation of fast diminished-one multioperand modulo 2n+1 adder
    Cao, B
    Chang, CH
    Srikanthan, T
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 656 - 659