Power Efficient Design of Adiabatic Approach for Low Power VLSI Circuits

被引:4
|
作者
Parveen, A. [1 ]
Selvi, T. Tamil [1 ]
机构
[1] Jerusalem Coll Engn, Dept ECE, Chennai, Tamil Nadu, India
关键词
power consumption; adiabatic approach; full adder; flip flop; counters;
D O I
10.1109/icees.2019.8719300
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In Today's scenario the use of adiabatic approach in electronic circuit is to minimize the power consumption in order to obtain low power VLSI circuits. There are different types of adiabatic logic circuit used for low power consumption. The comparative power consumption of adiabatic logic using Two Phase Adiabatic Static Clocked logic (2PASCL) and Positive Feedback Adiabatic Logic (PFAL) is proposed here. In digital design flip flops are the main components responsible for storing in all SOCs. The power consumption of D-Flip flop and T-Flip flop is compared using both the adiabatic topologies. From the results obtained using tanner EDA, full adder T-Flip flop is designed in both the topologies. The result shows that T-Flip flop using 2PASCL is more power efficient than T-Flip flop using PFAL.
引用
收藏
页数:4
相关论文
共 50 条
  • [11] Adiabatic circuits for low power logic
    Akers, LA
    Suram, R
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 286 - 289
  • [12] Low Power Test Pattern Design for VLSI Circuits Using Incorporate Pseudorandom and Deterministic Approach
    Pan, Zhongliang
    Chen, Ling
    LIQUID CRYSTALS AND RELATED MATERIALS II, 2012, 181-182 : 229 - 232
  • [13] Low Power Design Techniques and Implementation Strategies Adopted in VLSI Circuits
    Padmavathi, B.
    Geetha, B. T.
    Bhuvaneshwari, K.
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 1764 - 1767
  • [14] Low Power VLSI Circuits Design Strategies and Methodologies: A Literature Review
    Varadharajan, Senthil Kumaran
    Nallasamy, Viswanathan
    2017 CONFERENCE ON EMERGING DEVICES AND SMART SYSTEMS (ICEDSS), 2017, : 245 - 251
  • [15] Probabilistic Power Analysis Technique for Low Power VLSI Circuits
    Joshi, Vinod Kumar
    2013 8TH IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2013, : 616 - 621
  • [16] Low power design in VLSI
    Ma, Pengyong
    Chen, Shuming
    DCABES 2007 Proceedings, Vols I and II, 2007, : 1197 - 1199
  • [17] Low Power VLSI Circuit Design with Efficient HDL Coding
    Pandey, Bishwajeet
    Pattanaik, Manisha
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT 2013), 2013, : 698 - 700
  • [18] A Novel Efficient Adiabatic Logic Design for Ultra Low Power
    Agrawal, Akash
    Gupta, Tarun Kumar
    Dadoria, Ajay Kumar
    Kumar, Deepak
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ICT IN BUSINESS INDUSTRY & GOVERNMENT (ICTBIG), 2016,
  • [19] A New Energy Efficient Two Phase Adiabatic Logic for Low Power VLSI Applications
    Sheokand, Priyanka
    Bhargave, Garima
    Pandey, Saumya
    Kaur, Jasdeep
    2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC), 2015, : 282 - 285
  • [20] Efficient algorithms for multilevel power estimation of VLSI circuits
    Bachmann, WW
    Huss, SA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (02) : 238 - 254