Power Efficient Design of Adiabatic Approach for Low Power VLSI Circuits

被引:4
|
作者
Parveen, A. [1 ]
Selvi, T. Tamil [1 ]
机构
[1] Jerusalem Coll Engn, Dept ECE, Chennai, Tamil Nadu, India
关键词
power consumption; adiabatic approach; full adder; flip flop; counters;
D O I
10.1109/icees.2019.8719300
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In Today's scenario the use of adiabatic approach in electronic circuit is to minimize the power consumption in order to obtain low power VLSI circuits. There are different types of adiabatic logic circuit used for low power consumption. The comparative power consumption of adiabatic logic using Two Phase Adiabatic Static Clocked logic (2PASCL) and Positive Feedback Adiabatic Logic (PFAL) is proposed here. In digital design flip flops are the main components responsible for storing in all SOCs. The power consumption of D-Flip flop and T-Flip flop is compared using both the adiabatic topologies. From the results obtained using tanner EDA, full adder T-Flip flop is designed in both the topologies. The result shows that T-Flip flop using 2PASCL is more power efficient than T-Flip flop using PFAL.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Low power modular redundancy: a power efficient fault tolerant approach for digital circuits
    Ansari, Mohammad Saeed
    Mahani, Ali
    Mohammadi, Karim
    COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2016, 35 (03) : 1098 - 1106
  • [32] A Design Approach of Low Power VLSI for Downsampler Using Multirate Technique
    Rewatkar, Rajendra M.
    Badjate, Sanjay L.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT 2013), 2013, : 727 - 731
  • [33] A Survey on Power Gating Techniques in Low Power VLSI Design
    Srikanth, G.
    Bhaskara, Bhanu M.
    Rani, M. Asha
    INFORMATION SYSTEMS DESIGN AND INTELLIGENT APPLICATIONS, VOL 3, INDIA 2016, 2016, 435 : 297 - 307
  • [34] Design of Sequential Circuits using Single-Clocked Energy Efficient Adiabatic Logic for Ultra Low Power Application
    Chanda, M.
    Chakraborty, A. S.
    Nag, S.
    Modak, R.
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [35] Design rules for high speed, low power optoelectronic-VLSI (OE-VLSI) circuits and systems
    Plant, DV
    Kirk, AG
    OPTOELECTRONIC INTEGRATION ON SILICON II, 2005, 5730 : 73 - 79
  • [36] Design and Analysis of Low-Power Adiabatic Logic Circuits by Using CNTFET Technology
    Ajay Kumar Dadoria
    Kavita Khare
    Circuits, Systems, and Signal Processing, 2019, 38 : 4338 - 4356
  • [37] Design and Analysis of Low-Power Adiabatic Logic Circuits by Using CNTFET Technology
    Dadoria, Ajay Kumar
    Khare, Kavita
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (09) : 4338 - 4356
  • [38] Efficiency of adiabatic logic for low-power, low-noise VLSI
    Mahmoodi-Meimand, H
    Afzali-Kusha, A
    Nourani, M
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 324 - 327
  • [39] An efficient and reliable MRF-based methodology for designing low-power VLSI circuits
    Razavi, Sayyed Mohammad
    Razavi, Seyyed Mohammad
    INTEGRATION-THE VLSI JOURNAL, 2020, 73 : 77 - 88
  • [40] DESIGN AND TESTING OF FAST, LOW-POWER, LOW-NOISE AMPLIFIER COMPARATOR VLSI CIRCUITS
    DABROWSKI, W
    SADROZINSKI, HFW
    DEWITT, J
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1992, 314 (01): : 199 - 203