Power Efficient Design of Adiabatic Approach for Low Power VLSI Circuits

被引:4
|
作者
Parveen, A. [1 ]
Selvi, T. Tamil [1 ]
机构
[1] Jerusalem Coll Engn, Dept ECE, Chennai, Tamil Nadu, India
关键词
power consumption; adiabatic approach; full adder; flip flop; counters;
D O I
10.1109/icees.2019.8719300
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In Today's scenario the use of adiabatic approach in electronic circuit is to minimize the power consumption in order to obtain low power VLSI circuits. There are different types of adiabatic logic circuit used for low power consumption. The comparative power consumption of adiabatic logic using Two Phase Adiabatic Static Clocked logic (2PASCL) and Positive Feedback Adiabatic Logic (PFAL) is proposed here. In digital design flip flops are the main components responsible for storing in all SOCs. The power consumption of D-Flip flop and T-Flip flop is compared using both the adiabatic topologies. From the results obtained using tanner EDA, full adder T-Flip flop is designed in both the topologies. The result shows that T-Flip flop using 2PASCL is more power efficient than T-Flip flop using PFAL.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Low power NMOS CPAL circuits and adiabatic sequential circuits
    Hu, HP
    Xia, YH
    Dong, HY
    PROCEEDINGS OF THE IEEE 6TH CIRCUITS AND SYSTEMS SYMPOSIUM ON EMERGING TECHNOLOGIES: FRONTIERS OF MOBILE AND WIRELESS COMMUNICATION, VOLS 1 AND 2, 2004, : 233 - 236
  • [22] Power-Aware Testing for Low-Power VLSI Circuits
    Wen, Xiaoqing
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 585 - 588
  • [23] Automatic Design of Low-Power VLSI Circuits: Accurate and Approximate Multipliers
    Mrazek, Vojtech
    Vasicek, Zdenek
    PROCEEDINGS IEEE/IFIP 13TH INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING 2015, 2015, : 106 - 113
  • [24] Design and Synthesis of Bandwidth Efficient QPSK Modulator for Low Power VLSI Design
    Khanna, Akhil
    Jaiswal, Anju
    Jain, Harsh
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1235 - 1240
  • [25] Power-gating techniques for low-power adiabatic circuits
    Hu, Jianping
    Xu, Tiefeng
    Lin, Ping
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2239 - 2243
  • [26] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Dinesh Kumar
    Manoj Kumar
    Microsystem Technologies, 2022, 28 : 587 - 599
  • [27] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (02): : 587 - 599
  • [28] Low power dual transmission gate adiabatic logic circuits and design of SRAM
    Hu, JP
    Xu, TF
    Yu, JJ
    Xia, YS
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 565 - 568
  • [29] LOW-POWER VLSI DESIGN
    ROY, K
    CHATTERJEE, A
    IEEE DESIGN & TEST OF COMPUTERS, 1994, 11 (04): : 6 - 7
  • [30] Survey of low-power testing of VLSI circuits
    Girard, P
    IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (03): : 82 - 92