共 50 条
- [1] Signal aware energy efficient approach for low power full adder design with adiabatic logic [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (02): : 587 - 599
- [2] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic [J]. PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
- [5] Implementation of parallel computing and adiabatic logic in full adder design for ultra-low-power applications [J]. SN APPLIED SCIENCES, 2020, 2 (08):
- [6] Implementation of parallel computing and adiabatic logic in full adder design for ultra-low-power applications [J]. SN Applied Sciences, 2020, 2
- [9] Design and Analysis of Energy Efficient Reversible Logic based Full Adder [J]. 2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 339 - 342
- [10] A Novel Efficient Adiabatic Logic Design for Ultra Low Power [J]. PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ICT IN BUSINESS INDUSTRY & GOVERNMENT (ICTBIG), 2016,