Signal aware energy efficient approach for low power full adder design with adiabatic logic

被引:0
|
作者
Dinesh Kumar
Manoj Kumar
机构
[1] USIC&T,
[2] Guru Gobind Singh Indraprastha University,undefined
来源
Microsystem Technologies | 2022年 / 28卷
关键词
D O I
暂无
中图分类号
学科分类号
摘要
Prolonged battery life is the major concern for modern low power electronic devices. Concentrating on this issue, in this paper a new structure of full adder has been proposed. Based on this architecture four new designs of low power full adder have been proposed. Two designs of proposed full adder i.e., A1 and A3 consist of four and three transistors based X-NOR gate respectively. Functionality of these two designs also verified with improved performance by employing diode free adiabatic logic (DFAL) in proposed adders, A2, and A4. Signal aware power efficient inverters have been used for proposed designs. Proposed adder designs are fast and consume less power as compared to the existing adders reported in literature. The proposed designs show a power delay product (PDP) of 0.041 fJ, 0.016 fJ, 0.054 fJ, and 0.047 fJ for adder A1, A2, A3 and, A4 respectively as compared to best reported double pass transistor full adder with 0.061 fJ. The proposed designs also perform well at stringent temperature, capacitance and, frequency conditions. These designs show satisfactory performance at low voltages whereas; the use of adiabatic logic makes these designs energy efficient for low power applications.
引用
收藏
页码:587 / 599
页数:12
相关论文
共 50 条
  • [1] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (02): : 587 - 599
  • [2] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic
    Theja, M. Nikhil
    Balakumaran, T.
    [J]. PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [3] A comparison of adiabatic logic circuit techniques for an energy efficient 1-bit full adder design
    Gupta, A
    Ganesh, TS
    [J]. IETE JOURNAL OF RESEARCH, 2004, 50 (01) : 29 - 35
  • [4] An Energy Efficient Logic Approach to Implement CMOS Full Adder
    Kumar, Pankaj
    Sharma, Rajender Kumar
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (05)
  • [5] Implementation of parallel computing and adiabatic logic in full adder design for ultra-low-power applications
    Kumar, Dinesh
    Kumar, Manoj
    [J]. SN APPLIED SCIENCES, 2020, 2 (08):
  • [6] Implementation of parallel computing and adiabatic logic in full adder design for ultra-low-power applications
    Dinesh Kumar
    Manoj Kumar
    [J]. SN Applied Sciences, 2020, 2
  • [7] Design of Low Power Multiplier with Energy Efficient Full Adder Using DPTAAL
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, V.
    Pradeepa, T. Shunbaga
    [J]. VLSI DESIGN, 2013,
  • [8] ULPFA: A New Efficient Design of a Power-Aware Full Adder
    Hassoune, Ilham
    Flandre, Denis
    O'Connor, Ian
    Legat, Jean-Didier
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (08) : 2066 - 2074
  • [9] Design and Analysis of Energy Efficient Reversible Logic based Full Adder
    Pujar, Jagadeesh
    Raveendran, Sithara
    Panigrahi, Trilochan
    Vasantha, M. H.
    Kumar, Nithin Y. B.
    [J]. 2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 339 - 342
  • [10] A Novel Efficient Adiabatic Logic Design for Ultra Low Power
    Agrawal, Akash
    Gupta, Tarun Kumar
    Dadoria, Ajay Kumar
    Kumar, Deepak
    [J]. PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ICT IN BUSINESS INDUSTRY & GOVERNMENT (ICTBIG), 2016,